

### **DAVICOM Semiconductor, Inc.**

### **DM9051A**

**SPI Fast Ethernet Controller** 

Version: Internal ONLY

April 11, 2024



#### Content

| 1 2 3 | General DescriptionFeaturesBlock Diagram            | 7<br>8 |
|-------|-----------------------------------------------------|--------|
| 4     | Pin Configuration4.1 24-Pin QFN                     |        |
|       | 4.2 32-Pin QFN                                      |        |
| 5     | Pin Description                                     |        |
|       | 5.1 24-QFN Pin Description                          |        |
|       | 5.1.1 SPI Processor Interface                       | 10     |
|       | 5.1.2 Clock Interface                               | 10     |
|       | 5.1.3 LED Interface                                 | 10     |
|       | 5.1.4 10/100 PHY/Fiber                              | 11     |
|       | 5.1.5 Miscellaneous                                 | 11     |
|       | 5.1.6 Power Pins                                    | 11     |
|       | 5.1.7 Strap Pins                                    | 11     |
|       | 5.2 32-QFN Pin Description                          | 12     |
|       | 5.2.1 SPI Processor Interface                       | 12     |
|       | 5.2.2 EEPROM Interface                              | 12     |
|       | 5.2.3 Clock Interface                               | 12     |
|       | 5.2.4 LED Interface                                 | 13     |
|       | 5.2.5 10/100 PHY/Fiber                              | 13     |
|       | 5.2.6 Miscellaneous                                 | 14     |
|       | 5.2.7 Power Pins                                    | 14     |
|       | 5.2.8 Strap Pins                                    | 14     |
|       | 5.3 Pin Test Mode                                   | 15     |
| 6     | MAC Control and Status Register Set                 | 17     |
|       | 6.1 Network Control Register (00H)                  | 20     |
|       | 6.2 Network Status Register (01H)                   | 20     |
|       | 6.3 TX Control Register (02H)                       | 21     |
|       | 6.4 TX Status Register I (03H) for Packet Index I   | 22     |
|       | 6.5 TX Status Register II (04H) for packet index II | 23     |
|       | 6.6 RX Control Register (05H)                       | 24     |
|       | 6.7 RX Status Register (06H)                        | 25     |
|       | 6.8 Receive Overflow Counter Register (07H)         | 26     |
|       | 6.9 Back Pressure Threshold Register (08H)          | 26     |
|       | 6.10 Flow Control Threshold Register (09H)          | 27     |







| 6.11 RX/TX Flow Control Register (0AH)                           |    |
|------------------------------------------------------------------|----|
| 6.12 EEPROM & PHY Control Register (0BH)                         | 28 |
| 6.13 EEPROM & PHY Address Register (0CH)                         | 28 |
| 6.14 EEPROM & PHY Data Register (EE_PHY_L:0DH                    | 28 |
| 6.15 Wake Up Control Register (0FH)                              | 29 |
| 6.16 Physical Address Register (10H~15H)                         | 29 |
| 6.17 Multicast Address Hash Table Register (16H~1DH)             | 29 |
| 6.18 General Purpose Control Register (1EH)                      |    |
| 6.19 General Purpose Register (1FH)                              | 30 |
| 6.20 TX Memory Read Pointer Address Register (22H~23H)           |    |
| 6.21 RX Memory Write Pointer Address Register (24H~25H)          | 31 |
| 6.22 Vendor ID Register (28H~29H)                                | 31 |
| 6.23 Product ID Register (2AH~2BH)                               | 31 |
| 6.24 CHIP Revision (2CH)                                         | 31 |
| 6.25 Transmit Control Register 2 (2DH)                           | 31 |
| 6.26 Auto-Transmit Control Register (30H)                        |    |
| 6.27 Transmit Check Sum Control Register (31H)                   | 32 |
| 6.28 Receive Check Sum Status Register (32H)                     | 33 |
| 6.29 SPI Bus Control Register (38H)                              |    |
| 6.30 INT Pin Control Register (39H)                              | 33 |
| 6.31 INT Pin Control Register (3BH)                              | 34 |
| 6.32 Fiber SD Source Control Register (3CH)                      | 34 |
| 6.33 Pause Packet Control/Status Register (3DH)                  | 34 |
| 6.34 IEEE 802.3az Enter Counter Register (3EH)                   | 34 |
| 6.35 IEEE 802.3az Leave Counter Register (3FH)                   | 35 |
| 6.36 Strap Pin Status Register (40H)                             | 35 |
| 6.37 Test Chip Version ID Register (46H)                         | 35 |
| 6.38 SPI Byte Align Error Counter Register (4AH)                 | 36 |
| 6.39 Crypt Test Register (4BH)                                   | 36 |
| 6.40 RX Memory Write Address Test Register (4CH~4DH) (test only) | 36 |
| 6.41 TX Memory Read Address Test Register (4EH~4FH) (test only)  | 36 |
| 6.42 RX Packet Length Control Register (52H)                     | 36 |
| 6.43 RX Broadcast Control Register (53H)                         | 36 |
| 6.44 INT Pin Clock Output Control Register (54H)                 | 36 |
| 6.45 Memory Pointer Control Register (55H)                       | 37 |
| 6.46 ADC Memory Test Control Register (56H)                      | 37 |
| 6.47 More LED Control Register (57H)                             | 37 |
| 6.48 E-fuse Control Register (58H)                               | 38 |







|      | 6.49 Memory Control Register (59H)                                     |              |
|------|------------------------------------------------------------------------|--------------|
|      | 6.50 Transmit Memory Size Register (5AH)                               | 38           |
|      | 6.51 Memory BIST Status Register (5DH)                                 | 39           |
|      | 6.52 PTP Status Register (60H)                                         | 40           |
|      | 6.53 PTP Clock Control Register (61H)                                  | 40           |
|      | 6.54 PTP GPIO and TX/RX Control Register (62H)                         | 41           |
|      | 6.55 PTP One Step Check Sum Control Register (63H)                     | 42           |
|      | 6.56 PTP Receive Control 1 Register (64H)                              |              |
|      | 6.57 PTP One Step Address Offset (65H)                                 | 42           |
|      | 6.58 PTP One Step Check Sum Address Offset (66H)                       | 43           |
|      | 6.59 PTP Clock Period (67H)                                            | 43           |
|      | 6.60 PTP Timestamp Registers (68H)                                     | 43           |
|      | 6.61 PTP Monitor Register (69H)                                        |              |
|      | 6.62 GPIO Control Register (6AH)                                       | 44           |
|      | 6.63 GPIO Trigger/Event Control Register (6BH)                         |              |
|      | 6.64 GPIO Trigger Asserted Pulse Low Register (6CH)                    | 45           |
|      | 6.65 GPIO Trigger Asserted Pulse High Register (6DH)                   | 45           |
|      | 6.66 GPIO Trigger Periodic De-asserted Pulse Low Register (6EH)        | 45           |
|      | 6.67 GPIO Trigger Periodic De-asserted Pulse High Register (6FH)       | 45           |
|      | 6.68 Memory Data Pre-Fetch Read Command without Address Increment      |              |
|      | Register (70H)                                                         | 46           |
|      | 6.69 Memory Read Command without Data Pre-Fetch and Address Increment  | t            |
|      | Register (71H)                                                         | 46           |
|      | 6.70 Memory Data Read Command with Address Increment Register (72H)    | 47           |
|      | 6.71 SPI Data Read Delay Counter Register (73H)                        |              |
|      | 6.72 Memory Data Read Address Register (74H~75H)                       | 47           |
|      | 6.73 Memory Data Write Command without Address Increment Register (76H | <b>)</b> .47 |
|      | 6.74 Memory Data Write Command with Address Increment Register (78H)   | 47           |
|      | 6.75 Memory Data Write Address Register (7AH~7BH)                      | 47           |
|      | 6.76 TX Packet Length Register (7CH~7DH)                               | 47           |
|      | 6.77 Interrupt Status Register (7EH)                                   | 48           |
|      | 6.78 Interrupt Mask Register (7FH)                                     |              |
| 7    | EEPROM/EFuse and SPI Command Format                                    |              |
|      | 7.1.1 EEPROM Format                                                    |              |
|      | 7.1.2 E-fuse Format                                                    |              |
| 8 🗖  | 7.2 SPI Command Format                                                 |              |
| U. F | 8.1 Basic Mode Control Register (BMCR) – 00H                           |              |







| 8.2 Basic Mode Status Register (BMSR) - 01H                           |                                                  |
|-----------------------------------------------------------------------|--------------------------------------------------|
| 8.3 PHY ID Identifier Register #1 (PHYID1) – 02H                      | 57                                               |
| 8.4 PHY ID Identifier Register #2 (PHYID2) – 03H                      | 57                                               |
| 8.5 Auto-Negotiation Advertisement Register (ANAR) – 04H              | 58                                               |
| 8.6 Auto-Negotiation Link Partner Ability Register (ANLPAR) – 05H     | 59                                               |
| 8.7 Auto-Negotiation Expansion Register (ANER) – 06H                  | 60                                               |
| 8.8 DAVICOM Specified Configuration Register (DSCR) – 10H             | 60                                               |
| 8.9 DAVICOM Specified Configuration and Status Register (DSCSR) – 11H | 61                                               |
| 8.10 10BASE-T Configuration/Status (10BTCSR) – 12H                    | 62                                               |
| 8.11 Power Down Control Register (PWDOR) – 13H                        | 63                                               |
| 8.12 Specified Config Register – 14H                                  | 63                                               |
| 8.13 DSP Control Register (DSPCR) – 1BH                               | 64                                               |
| 8.14 Regulator Control Register (RGCR) – 1CH                          | 64                                               |
| 8.15 Power Saving Control Register (PSCR) – 1DH                       | 64                                               |
| 8.16 Page Number Register (PAGE) – 1FH                                | 65                                               |
| 8.17 Transmit Output Trim Control Register (TOTCR) – Page 1. 17H      | 65                                               |
|                                                                       |                                                  |
|                                                                       |                                                  |
| 9.1.1 Operating Conditions                                            | 66                                               |
| 9.2 DC Electrical Characteristics                                     | 66                                               |
| 9.2.1 DC Electrical Characteristics (VDDIO = 3.3V)                    | 66                                               |
| AC Electrical Characteristics & Timing Waveforms                      | 67                                               |
| 10.1 SPI Timing                                                       |                                                  |
| 10.2 TP Interface                                                     | 68                                               |
| 10.3 Oscillator/Crystal Timing                                        | 68                                               |
| 10.4 Power On Reset Timing                                            | 68                                               |
| 10.5 LED (traffic ON/OFF timing) any LED as Traffic                   | 69                                               |
|                                                                       | 8.3 PHY ID Identifier Register #1 (PHYID1) – 02H |





#### 1 General Description

The DM9051A is a fully integrated and cost-effective low pin count single chip Fast Ethernet controller with a Serial Peripheral Interface (SPI), a 10/100M PHY and MAC, and 16K-byte SRAM. It is designed with low power and high performance process interface that support 3.3V with 5V IO tolerance.

The PHY of the DM9051A can interface to the UTP3, 4, 5 in 10Base-T and UTP5 in 100Base-TX with HP Auto-MDIX.It is fully compliant with the IEEE 802.3u Spec. Its Auto-Negotiation function will automatically configure the DM9051A to take the maximum advantage of its 10M or 100M abilities.

The DM9051A supports IEEE 802.3az in PHY and MAC to save power consumption when Ethernet is idle. The IEEE 802.3x Full-Duplex flow control and Half-Duplex back-pressure function also supported to avoid Ethernet packet loss with link partner.

The slave SPI interface is designed to support SPI clock mode 0 and 3 that compatible with the all master SPI interface of CPU. The clock speed can up to 50Mhz to co-operation with most high throughput master SPI. The SPI burst command format is code-effective to minimize the command overhead in access DM9051A internal registers and packet data in memory.



#### 2 Features

- Slave SPI Interface with clock speeds up to 50MHz for high throughput applications
- Support SPI clock mode 0 and 3
- Support 10BASE-T and 100BASE-TX and 100M Fiber interface
- Support HP Auto-MDIX crossover function in 10BASE-T and 100BASE-TX
- Support IEEE 802.3az Energy Efficient Ethernet (EEE)
- Support interface for EEPROM to configure chip settings
- Support back pressure flow control for Half-Duplex mode
- Support IEEE802.3x flow control for Full-Duplex mode
- Supports wakeup frame, link status change and magic packet events to generate remote wake on LAN (WOL) signal
- Support IPv4/ TCP / UDP checksum generation and checking
- Configurable of internal transmit/receive buffers within 16K-byte memory
- Built-in E-fuse for MAC address
- Built-in Bandgap 6.8K ohm resistor
- Fiber SD configurable source
- Support MAC data encrypt/decrypt mode
- Support TX packet buffer continued mode
- Built-in PTP clocks
- Support TimeStamp capture for TX/RX packets
- 2 GPIO pins for PTP triggers or events
- Support TX one-step TimeStamp replacement
- Built-in integrated 3.3V to 1.2V low noise regulator for core and analog blocks
- Support EMI (Class B) and HBM ESD Rating 8KV
- Support Industrial Temperature Range: -40°C to +85°C (DM9051AI)
- Multi-Voltage I/O
- DSP architecture PHY Transceiver
- 0.11um process



#### 3 Block Diagram





#### 4 Pin Configuration

#### 4.1 24-Pin QFN



#### 4.2 32-Pin QFN



Note: The DM9051A IC employs a QFN package, which means the absence of a pin dedicated to ground (GND). In the QFN package, the GND is located at the bottom of the IC directly in the middle. Exposed pad (VSS) on bottom of package must be connected to ground.



5 Pin Description

| Buffer Type    |            |                                  |                                   |
|----------------|------------|----------------------------------|-----------------------------------|
| I = Input      | O = Output | I/O = Input/Output               | P = Power                         |
| O/D = Open Dra | nin        | PD = Internal Pull-low about 60K | PU = Internal Pull-high about 60K |

#### 5.1 24-QFN Pin Description

#### **5.1.1 SPI Processor Interface**

| Pin No. | Pin Name | Type | Description                                     |
|---------|----------|------|-------------------------------------------------|
| 11      | SPI_CSB  | I,PU | SPI Chip Select                                 |
|         | _        |      | The low active chip select pin from master SPI. |
| 12      | SPI_CK   | I,PD | SPI Clock                                       |
|         |          |      | The SPI clock mode 0 or 3 from master SPI.      |
| 13      | SPI_MOSI | I    | SPI Data In                                     |
|         |          |      | The data pin from master SPI.                   |
| 14      | SPI_MISO | O,PD | SPI Data Out                                    |
|         |          |      | The data pin to master SPI.                     |
| 17      | IRQ      | O,PD | Interrupt Request                               |
|         |          |      | This pin is high active at default; ?           |

#### 5.1.2 Clock Interface

| Pin No. | Pin Name | Type | Description       |
|---------|----------|------|-------------------|
| 23      | XT2      | 0    | Crystal 25MHz Out |
| 24      | XT1      | L    | Crystal 25MHz In  |

#### 5.1.3 LED Interface

| Pin No. | Pin Name | Type | Description                                                                                                                                                                    |
|---------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10      | FDXLED   | O/D  | Full-Duplex LED In LED mode 1, its low output indicates that the internal PHY is operated in Full-Duplex mode, or it is floating for the Half-Duplex mode of the internal PHY. |
|         | K ON     |      | In LED mode 0, its low output indicates that the internal PHY is operated in 10M mode, or it is floating for the 100M mode of the internal PHY.                                |
|         |          |      | More LED modes are controlled by MAC register 57H                                                                                                                              |
| 19      | LINKLED  | O/D  | Link / Active LED In LED mode 1, it is the combined LED of link and carrier sense signal of the internal PHY.                                                                  |
|         |          |      | In LED mode 0, it is the LED of the carrier sense signal of the internal PHY only.                                                                                             |
|         |          |      | More LED modes are controlled by MAC register 57H.                                                                                                                             |
| 20      | SPDLED   | O/D  | Speed LED Its low output indicates that the internal PHY is operated in 100M/S, or it is floating for the 10M mode of the internal PHY.                                        |
|         |          |      | More LED modes are controlled by MAC register 57H.                                                                                                                             |

Note: LED mode 0 or 1 is defined in MAC register 2DH or EEPROM setting.



#### 5.1.4 10/100 PHY/Fiber

| Pin No. | Pin Name | Type | Description                                                                                                                                                                                                                                                     |
|---------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC_EF    | I/O  | BGRES or FSOURCE or NC for test chip 0: this pin is connected 6.8K BGRES Fir test chip 1, this pin is used for Efuse FSOURCE port For test chip 2, this pin is connected 6.8K BGRES and also can be used for Efuse FSOURCE port For test chip 3, this is NC pin |
| 6       | VDD      | Р    | Connect to 0.1uF Cap.                                                                                                                                                                                                                                           |
| 2,3     | RX+/ RX- | I/O  | RX+/- The RX input in 10BASE-T/100BASE-TX MDI mode or TX output in 10BASE-T/100BASE-TX MDIX mode. In 100M Fiber mode, these pins are for RX input only.                                                                                                         |
| 4,5     | TX+/ TX- | I/O  | TX+/- The TX output in 10BASE-T/100BASE-TX MDI mode or RX input in 10BASE-T/100BASE-TX MDIX mode. In 100M Fiber mode, these pins are for TX output only.                                                                                                        |

#### 5.1.5 Miscellaneous

| Pin No. | Pin Name | Type | Description                                                                |
|---------|----------|------|----------------------------------------------------------------------------|
| 7       | TEST3    | I,PU | Operation Mode                                                             |
|         |          |      | Force to high in normal application                                        |
| 8       | GP1      | I/O  | General Purpose Pin 1                                                      |
|         |          |      | This is a general purpose pin controlled by bit 1 of MAC register 1EH/1FH. |
| 9       | WOL      | O,PD | Wake On Lan                                                                |
|         |          |      | This is a control signal when wake up event occurred.                      |
|         |          |      | Its polarity and output type can be controlled by EEPROM                   |
|         |          |      | setting.                                                                   |
| 15      | TEST2    | I,PD | Operation Mode                                                             |
|         |          |      | Force to ground in normal application                                      |
| 16      | GP2      | I/O  | General Purpose Pin 2                                                      |
|         |          |      | This is a general purpose pin controlled by bit 2 of MAC register          |
|         |          |      | 1EH/1FH.                                                                   |
| 21      | RSTB     |      | Power on Reset                                                             |
|         |          |      | Active low signal to initiate the DM9051A.                                 |
|         | $\times$ |      | The DM9051A is ready after 5us when this pin disserted.                    |

#### 5.1.6 Power Pins

| Pin No. | Pin Name | Type | Description                |
|---------|----------|------|----------------------------|
| 18      | VDDIO    | Р    | VDD for IO                 |
|         |          |      | 3.3V,2.5V,1.8V power input |
| 22      | VCC33    | Р    | Analog power               |
|         |          |      | 3.3V power input           |
| 25      | VSS      | Р    | The QFN package ground     |

#### 5.1.7 Strap Pins

| Pin No. | Pin Name | Description                    |
|---------|----------|--------------------------------|
| 9       | WOL      | INT Output Type 1 = Open-Drain |
|         |          | 0 = Push-pull mode             |



#### 5.2 32-QFN Pin Description

#### **5.2.1 SPI Processor Interface**

| Pin No. | Pin Name | Type | Description                                                         |
|---------|----------|------|---------------------------------------------------------------------|
| 16      | SPI_CSB  | I,PU | SPI Chip Select                                                     |
|         |          |      | The low active chip select pin from master SPI.                     |
| 17      | SPI_CK   | I,PD | SPI Clock                                                           |
|         | _        |      | The SPI clock mode 0 or 3 from master SPI.                          |
| 18      | SPI_MOSI |      | SPI Data In                                                         |
|         |          |      | The data pin from master SPI.                                       |
| 19      | SPI_MISO | O,PD | SPI Data Out                                                        |
|         |          |      | The data pin to master SPI.                                         |
| 24      | IRQ      | O,PD | Interrupt Request                                                   |
|         |          |      | This pin is high active at default; its polarity can be modified by |
|         |          |      | EEPROM setting or by strap pin EECK or by MAC register 39H.         |
|         |          |      | See the EEPROM content and MAC register 39H description for         |
|         |          |      | detailed.                                                           |

#### **5.2.2 EEPROM Interface**

| Pin No. | Pin Name | Type   | Description                                                            |
|---------|----------|--------|------------------------------------------------------------------------|
| 11      | EEDIO    | I/O,PD | EEPROM IO Data                                                         |
|         |          |        | The IO data pin to or from EEPROM.                                     |
| 12      | EECK     | O,PD   | EEPROM Clock                                                           |
|         | A        |        | The clock pin to EEPROM.                                               |
|         |          |        | This pin is also used as the strap pin of the polarity of the INT pin. |
|         |          |        | When this pin is pulled-high, the INT pin is low active; otherwise     |
|         |          |        | the INT pin is high active.                                            |
| 13      | EECS     | O,PD   | EEPROM Chip Select                                                     |
|         |          |        | The high active chip select to EEPROM.                                 |

#### 5.2.3 Clock Interface

|         |          | _    |                   |
|---------|----------|------|-------------------|
| Pin No. | Pin Name | Type | Description       |
| 30      | X2       | 0    | Crystal 25MHz Out |
| 31      | X1       |      | Crystal 25MHz In  |



#### 5.2.4 LED Interface

| Pin No. | Pin Name | Type | Description                                                                                                                                                                    |  |  |
|---------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 28      | FDXLED   | O/D  | Full-Duplex LED In LED mode 1, its low output indicates that the internal PHY is operated in Full-Duplex mode, or it is floating for the Half-Duplex mode of the internal PHY. |  |  |
|         |          |      | In LED mode 0, its low output indicates that the internal PHY is operated in 10M mode, or it is floating for the 100M mode of the internal PHY.                                |  |  |
|         |          |      | More LED modes are controlled by MAC register 57H                                                                                                                              |  |  |
| 25      | LINKLED  | O/D  | Link / Active LED In LED mode 1, it is the combined LED of link and carrier sens signal of the internal PHY.                                                                   |  |  |
|         |          |      | In LED mode 0, it is the LED of the carrier sense signal of the internal PHY only.                                                                                             |  |  |
|         |          |      | More LED modes are controlled by MAC register 57H.                                                                                                                             |  |  |
| 26      | SPDLED   | O/D  | Speed LED Its low output indicates that the internal PHY is operated in 100M/S, or it is floating for the 10M mode of the internal PHY.                                        |  |  |
|         |          |      | More LED modes are controlled by MAC register 57H.                                                                                                                             |  |  |

Note: LED mode 0 or 1 is defined in MAC register 2DH or EEPROM setting.

#### 5.2.5 10/100 PHY/Fiber

| Pin No. | Pin Name | Type | Description                                                                                 |
|---------|----------|------|---------------------------------------------------------------------------------------------|
| 1       | NC_EF    | I/O  | BGRES or FSOURCE or NC                                                                      |
|         |          |      | for test chip 0: this pin is connected 6.8K BGRES                                           |
|         |          |      | Fir test chip 1, this pin is used for Efuse FSOURCE port                                    |
|         |          |      | For test chip 2, this pin is connected 6.8K BGRES and also can                              |
|         |          |      | be used for Efuse FSOURCE port                                                              |
|         |          |      | For test chip 3, this is NC pin                                                             |
| 6       | VDD      | Р    | Connect to 0.1uF Cap.                                                                       |
| 3,4     | RX+/ RX- | I/O  | RX+/-                                                                                       |
| 14      |          |      | The RX input in 10BASE-T/100BASE-TX MDI mode or TX output in 10BASE-T/100BASE-TX MDIX mode. |
|         |          |      | In 100M Fiber mode, these pins are for RX input only.                                       |
| 5,32    | AGND     | Р    | Analog Ground                                                                               |
| 6,7     | TX+/TX-  | I/O  | TX+/-                                                                                       |
|         |          |      | The TX output in 10BASE-T/100BASE-TX MDI mode or RX input in 10BASE-T/100BASE-TX MDIX mode. |
|         |          |      | In 100M Fiber mode, these pins are for TX output only.                                      |



#### 5.2.6 Miscellaneous

| Pin No. | Pin Name | Type   | Description                                                                                                                                                   |  |  |  |
|---------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2       | NC       |        | Not connected                                                                                                                                                 |  |  |  |
| 9       | TEST3    | I,PD   | Operation Mode Force to high in normal application                                                                                                            |  |  |  |
| 10      | GP1      | I/O    | General Purpose Pin 1 This is a general purpose pin controlled by bit 1 of MAC reginated 1EH/1FH.                                                             |  |  |  |
| 14      | WOL      | O,PD   | Wake On Lan This is a control signal when wake up event occurred.                                                                                             |  |  |  |
|         |          |        | Its polarity and output type can be controlled by EEPROM setting.                                                                                             |  |  |  |
| 22      | TEST2    | I,PD   | Operation Mode Force to ground in normal application                                                                                                          |  |  |  |
| 23      | GP2      | I/O    | General Purpose Pin 2 This is a general purpose pin controlled by bit 2 of MAC register 1EH/1FH.                                                              |  |  |  |
| 27      | RSTB     | I      | Power on Reset Active low signal to initiate the DM9051(I).                                                                                                   |  |  |  |
| 20      | GP3      | I/O,PD | The DM9051A(I) is ready after 5us when this pin disserted.  General Purpose Pin 3  This is a general purpose pin controlled by bit 3 of MAC register 1EH/1FH. |  |  |  |

#### 5.2.7 Power Pins

| Pin No. | Pin Name | Type | Description                |
|---------|----------|------|----------------------------|
| 15,21   | VDD33    | Р    | VDD for IO                 |
|         |          |      | 3.3V,2.5V,1.8V power input |
| 29      | VCC33    | Р    | Analog power               |
|         |          |      | 3.3V power input           |
| 33      | VSS      | Р    | The QFN package ground     |

#### 5.2.8 Strap Pins

| Pin No. | Pin Name | Description             |
|---------|----------|-------------------------|
| 12      | EECK     | Polarity of INT         |
|         |          | 1 = INT pin low active  |
|         |          | 0 = INT pin high active |
| 13      | EECS     | BIST Control            |
|         |          | 1 = Enable BIST         |
|         |          | 0 = Disable BIST        |
| 14      | WOL      | INT Output Type         |
|         |          | 1 = Open-Drain          |
|         |          | 0 = Push-pull mode      |

Note: If memory BIST function is enabled, the SPI interface should not active before RSTB go high 2ms.



#### 5.3 Pin Test Mode

#### **Test Mode Table**

| Mode                   | Pin 41: TEST1 | Pin 14: SD3 | Pin 31: SD8 | note         |
|------------------------|---------------|-------------|-------------|--------------|
|                        |               | (TEST3)     | (TEST2)     |              |
| M0: local bus (16-bit) | 0             | х           | Х           | 48-pin       |
| M1: PHY test mode      | 1             | 0           | 0           | 48/32/24-pin |
| M2: SPI mode           | 1             | 1           | 0           | 32/24-pin    |
| M3: local bus (8-bit)  | 1             | 0           | 1           | 32-pin       |
| M4: ATPG test mode     | 1             | 1           | 1           | 48/32/24pin  |

Note: in M3, local\_bus (uP) only 8-bit mode is available.

M2 24-pin for DM9051A

M2A 32-pin for DM9051A,

M2B 32-pin for DM9051 compatible

M1/M4 32-pin: pin # X/Y, where X for DM9051A bonding(no pin 20), Y for DM9051 bonding(no pin 28)

| Pin#      | МО    | M1 PHY  | M2A SPI-32 | M2B SPI-32 | M2 SPI-24 | M3 uP-32 | M4 ATPG |
|-----------|-------|---------|------------|------------|-----------|----------|---------|
| 1/1/1     | BGRES | BGRES   | BGRES      | BGRES      | BGRES     | BGRES    |         |
| 2/2/      | -     | -       | - 7        | -          | -         | -        |         |
| 3/3/2     | RX+   | RX+     | RX+        | RX+        | RX+       | RX+      |         |
| 4/4/3     | RX-   | RX-     | RX-        | RX-        | RX-       | RX-      |         |
| 5/5/      | GND   | GND     | GND        | GND        | GND       | GND      | GND     |
| 6/        | -     | A       | -          | -          | -         | -        |         |
| 7/6/4     | TX+   | TX+     | TX+        | TX+        | TX+       | TX+      |         |
| 8/ 7/ 5   | TX-   | TX-     | TX-        | TX-        | TX-       | TX-      |         |
| 9/ 8/ 6   | VDD12 | VDD12   | VDD12      | VDD12      | VDD12     | VDD12    | VDD12   |
| 10        | SD7   | PWRDN   |            |            |           |          |         |
| 11        | SD6   | CBSTS   |            |            |           |          |         |
| 12        | SD5   | TXER    |            |            |           |          |         |
| 13        | SD4   | TXD3    |            |            |           |          |         |
| 14/ 9/ 7  | SD3   | TEST3=0 | TEST3=1    | TEST3=1    | TEST3=1   | TEST3=0  | TEST3=1 |
| 15        | GND   | GND     | GND        | GND        |           | GND      | GND     |
| 16        | SD2   | TXD2    |            |            |           |          |         |
| 17/ 10/ 8 | SD1   | OP2     | GP1        | GP1        | GP1       | GP1      | SO0     |
| 18        | SD0   | RXC     |            |            |           |          |         |
| 19/ 11/   | EEDIO | OP0     | EEDIO      | EEDIO      |           | SD0      |         |



## DM9051A Spec. SPI Fast Ethernet Controller

|           |           | 1          |             |                                       | 1            | 1       | 1         |
|-----------|-----------|------------|-------------|---------------------------------------|--------------|---------|-----------|
| 20/ 12    | EECK      | TXC        | EECK        | EECK                                  |              | SD1     |           |
| 21/ 13    | EECS      | MDIX       | EECS        | EECS                                  |              | SD2     |           |
| 22/ 14/ 9 | SD15/WOL  | OP1        | WOL         | WOL                                   | WOL          | SD3     | SO1       |
| 23/ 15    | VDDIO     | VDDIO      | VDDIO       | VDDIO                                 | VDDIO        | VDDIO   | VDDIO     |
| 24/16/10  | SD14/FLED | TXD1 28/16 |             | FDXLED                                | FDXLED       | LNKLED  |           |
| 25/17/11  | SD13/GP6  | TXD0 16/17 | SPI_CSN/16  | SPI_CSN/17                            | SPI_CSN      | CMD     | SI1 16/17 |
| 26/18/12  | SD12/GP5  | TXE 17/18  | SPI_CK /17  | SPI_CK/18                             | SPI_CK       | CSB     | SI0 17/18 |
| 27/19/13  | SD11/GP4  | MDIO 18/19 | SPI_MOSI/18 | SPI_MOSI/1                            | SPI_MOSI     | IOR     | SI2 18/19 |
|           |           |            |             | 9                                     |              |         |           |
| 28/20/14  | SD10/GP3  | MDC 19/20  | SPI_MISO/19 | SPI_MISO/2                            | SPI_MISO     | IOW     | SO2 19/20 |
|           |           |            |             | 0                                     |              |         |           |
|           |           |            | GP3 /20     |                                       |              |         |           |
| 29        | SD9/GP2   | RXD2       |             |                                       | <del>-</del> |         |           |
| 30/21     | VDDIO     | VDDIO      | VDDIO       | VDDIO                                 |              | VDDIO   | VDDIO     |
| 31/22/15  | SD8/GP1   | TEST2=0    | TEST2=0     | TEST2=0                               | TEST2=0      | TEST2=1 | TEST2=1   |
| 32/23/16  | CMD       | RXD1       | GP2         | GP2                                   | GP2          | SD4     | СК        |
| 33        | GND       | GND        | GND         | GND                                   | GND          | GND     | GND       |
| 34/24/17  | IRQ       | RXD0       | IRQ         | IRQ                                   | IRQ          | IRQ     |           |
| -/-/18    |           |            |             | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | VDDIO        |         |           |
| 35        | IOR       | CRS        | +           | <b></b> -                             |              |         |           |
| 36        | IOW       | COL        |             |                                       |              |         |           |
| 37        | CSB       | RXD3       |             |                                       |              |         |           |
| 38/25/19  | LNKLED    | RXDV       | LNKLED      | LNKLED                                | LNKLED       | SD5     |           |
| 39/26/20  | SPDLED    | RXER       | SPDLED      | SPDLED                                | SPDLED       | SD6     | DATA      |
| 40/27/21  | RSTB      | RSTB       | RSTB        | RSTB                                  | RSTB         | RSTB    | SCAN_EN   |
| -/28/-    |           |            | FDXLED/28   | GP3 /28                               |              | SD7     |           |
| 41//      | TEST1=0   | TEST1=1    | TEST1=1     | TEST1=1                               | TEST1=1      | TEST1=1 | TEST1=1   |
| 42/29/22  | VCC33     | VCC33      | VCC33       | VCC33                                 | VCC33        | VCC33   | VCC33     |
| 43/30/23  | X2        | X2         | X2          | X2                                    | X2           | X2      |           |
| 44/31/24  | X1        | X1         | X1          | X1                                    | X1           | X1      |           |
| 45        | GND       | GND        | GND         | GND                                   | GND          | GND     | GND       |
| 46        |           |            |             |                                       |              |         |           |
| 47        | RXGND     | RXGND      | RXGND       | RXGND                                 | RXGND        | RXGND   | GND       |
| 48/32/    | BGGND     | BGGND      | BGGND       | BGGND                                 | BGGND        | BGGND   | GND       |



#### 6 MAC Control and Status Register Set

The DM9051A implements several control and status registers, which can be accessed by the host. These CSRs are byte aligned. All CSRs are set to their default values by hardware or software reset unless they are specified.

| Register | Description                                | Offset  | Default Value after Reset |
|----------|--------------------------------------------|---------|---------------------------|
| NCR      | Network Control Register                   | 00H     | 00H                       |
| NSR      | Network Status Register                    | 01H     | 00H                       |
| TCR      | TX Control Register                        | 02H     | 00H                       |
| TSRI     | TX Status Register I                       | 03H     | 00H                       |
| TSR II   | TX Status Register II                      | 04H     | 00H                       |
| RCR      | RX Control Register                        | 05H     | 00H                       |
| RSR      | RX Status Register                         | 06H     | 00H                       |
| ROCR     | Receive Overflow Counter Register          | 07H     | 00H                       |
| BPTR     | Back Pressure Threshold Register           | 08H     | 37H                       |
| FCTR     | Flow Control Threshold Register            | 09H     | 38H                       |
| FCR      | RX/TX Flow Control Register                | 0AH     | 00H                       |
| EPCR     | EEPROM & PHY Control Register              | 0BH     | 00H                       |
| EPAR     | EEPROM & PHY Address Register              | 0CH     | 40H                       |
| EPDRL    | EEPROM & PHY Low Byte Data Register        | 0DH     | XXH                       |
| EPDRH    | EEPROM & PHY High Byte Data Register       | 0EH     | XXH                       |
| WCR      | Wake Up Control Register                   | 0FH     | 00H                       |
| PAR      | Physical Address Register                  | 10H-15H | Determined by EEPROM      |
| MAR      | Multicast Address Hash Table Register      | 16H-1DH | XXH                       |
| GPCR     | General Purpose Control Register           | 1EH     | 71H                       |
| GPR      | General Purpose Register                   | 1FH     | XXH                       |
| TRPAL    | TX Memory Read Pointer Address Low Byte    | 22H     | 00H                       |
| TRPAH    | TX Memory Read Pointer Address High Byte   | 23H     | 00H                       |
| RWPAL    | RX Memory Write Pointer Address Low Byte   | 24H     | 00H                       |
| RWPAH    | RX Memory Write Pointer Address High Byte  | 25H     | 0CH                       |
| VID      | Vendor ID                                  | 28H-29H | 0A46H                     |
| PID      | Product ID                                 | 2AH-2BH | 9051H                     |
| CHIPR    | CHIP Revision                              | 2CH     | 01H                       |
| TCR2     | Transmit Control Register 2                | 2DH     | 00H                       |
| ATCR     | Auto-Transmit Control Register             | 30H     | 00H                       |
| TCSCR    | Transmit Check Sum Control Register        | 31H     | 00H                       |
| RCSCSR   | Receive Check Sum Control Status Register  | 32H     | 00H                       |
| SBCR     | SPI Bus Control Register                   | 38H     | 44H                       |
| INTCR    | INT Pin Control Register                   | 39H     | 00H                       |
| EEPT     | EEPROM Test Register                       | 3AH     | 00H                       |
| TX_FREE  | TX Free Space Status Register              | 3BH     | 30H                       |
| SD_SRC   | Fiber SD Source Control Register           | 3CH     | 00H                       |
| PPCSR    | Pause Packet Control Status Register       | 3DH     | 01H                       |
| EEE_IN   | IEEE 802.3az Enter Counter Register        | 3EH     | 05H                       |
| EEE_OUT  | IEEE 802.3az Leave Counter Register        | 3FH     | 0FH                       |
| STARPR   | Strap pin Status Register                  | 40H     | 85H                       |
| TCVR     | Test Chip Version Register                 | 46H     | 02H                       |
| ALNCR    | SPI Byte Align Error Counter Register      | 4AH     | 00H                       |
| CRYPTR   | Crypt Test Register                        | 4BH     | 00H                       |
| RXWLTR   | RX Memory Write Address Low Test Register  | 4CH     | 00H                       |
| RXWHTR   | RX Memory Write Address High Test Register | 4DH     | 0CH                       |
| TXRLTR   | TX Memory Read Address Low Test Register   | 4EH     | 00H                       |
| TXRHTR   | TX Memory Read Address High Test Register  | 4FH     | 00H                       |



## DM9051A Spec. SPI Fast Ethernet Controller

| RLENCR  | RX Packet Length Control Register                                            | 52H | 00H |
|---------|------------------------------------------------------------------------------|-----|-----|
| BCASTCR | RX Broadcast Control Register                                                | 53H | 00H |
| INTCKCR | INT Pin Clock Output Control Register                                        | 54H | 00H |
| MPTRCR  | Memory Pointer Control Register                                              | 55H | 00H |
| ADCMTCR | ADC Memory Test Control Register                                             | 56H | 00H |
| MLEDCR  | More LED Control Register                                                    | 57H | 00H |
| EFCR    | E-fuse control Register                                                      | 58H | 00H |
| MEMSCR  | Memory Control Register                                                      | 59H | 00H |
| TMESR   | Transmit Memory Size Register                                                | 5AH | 03H |
| RMESR   | Receive Memory Size Register                                                 | 5BH | 0DH |
| VERR    | IC Version Register                                                          | 5CH | E1H |
| MBSR    | Memory BIST Status Register                                                  | 5DH | 40H |
| MBCR    | Memory Boundary Control Register                                             | 5EH | 80H |
| PSGR    | PTP Status and GPIO Page Register                                            | 60H | 00H |
| PCCR    | PTP Clock Control Registers                                                  | 61H | 00H |
| PTPCR   | PTP GPIO and TX/RX Control Register                                          | 62H | 00H |
| POCCR   | PTP One Step Checksum Control Register                                       | 63H | 00H |
| PRXCR   | PTP Receive Configuration 1 Register                                         | 64H | 00H |
| POADR   | PTP One Step Address Offset                                                  | 65H | 4EH |
| POCADR  | PTP One Step checksum Address Offset 66H 3CH                                 | 66H | 3CH |
| PCPR    | PTP Clock Period Register                                                    | 67H | 28H |
| PSTR    | PTP Timestamp Registers                                                      | 68H | 00H |
| PMNTR   | PTP Monitor Register                                                         | 69H | 00H |
| PGCR    | GPIO Configuration Register                                                  | 6AH | 00H |
| PGTER   | GPIO Trigger/Event Configuration Register                                    | 6BH | 00H |
| PGTPLR  | GPIO Trigger Asserted Pulse Low Register                                     | 6CH | 00H |
| PGTPHR  | GPIO Trigger Asserted Pulse High Register                                    | 6DH | 00H |
| PGTDPLR | GPIO Trigger Periodic De-asserted Pulse Low<br>Register                      | 6EH | 00H |
| PGTDPHR | GPIO Trigger Periodic De-asserted Pulse High<br>Register                     | 6FH | 00H |
| MRCMDX  | Memory Data Pre-Fetch Read Command Without Address Increment Register        | 70H | XXH |
| MRCMDX1 | Memory Read Command Without Pre-Fetch and Without Address Increment Register | 71H | XXH |
| MRCMD   | Memory Data Read Command With Address Increment Register                     | 72H | XXH |
| SDR DLY | SPI Data Read Delay Counter Register                                         | 73H | 00H |
| MRRL    | Memory Data Read Address Register Low Byte                                   | 74H | 00H |
| MRRH    | Memory Data Read Address Register High Byte                                  | 75H | 00H |
| MWCMDX  | Memory Data Write Command Without Address                                    | 76H | XXH |
|         | Increment Register                                                           |     |     |
| MWCMD   | Memory Data Write Command With Address Increment Register                    | 78H | XXH |
| MWRL    | Memory Data Write Address Register Low Byte                                  | 7AH | 00H |
| MWRH    | Memory Data Write Address Register High Byte                                 | 7BH | 00H |
| TXPLL   | TX Packet Length Low Byte Register                                           | 7CH | XXH |
| TXPLH   | TX Packet Length High Byte Register                                          | 7DH | XXH |
| ISR     | Interrupt Status Register                                                    | 7EH | 00H |
| IMR     | Interrupt Mask Register                                                      | 7FH | 00H |



#### **Key to Default**

In the register description that follows, the default column takes the form:

<Reset Value>:

<Access Type>:
RO = Read Only
RW = Read/Write

1 Bit set to logic one
0 Bit set to logic zero

R/C = Read and Clear

X No default value
 P = Power on reset default value
 H = Hardware reset default value
 S = Software reset default value
 E = Default value from EEPROM
 T = Default value from strap pin

h = Hex, format

RW/C1=Read/Write and Cleared by write 1 WO = Write Only

Reserved bits are shaded and should be written with 0. Reserved bits are undefined on read access.



6.1 Network Control Register (00H)

| Bit | Bit Name | Default | Description                                                                                                                                                       |
|-----|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | P0,RW   | Reserved                                                                                                                                                          |
| 6   | WAKEEN   | P0,RW   | Enables Wakeup Function Clearing this bit will also clears all wakeup event status. This bit will not be affected after a software reset.  1 = Enable 0 = Disable |
| 5   | RESERVED | 0,RO    | Reserved                                                                                                                                                          |
| 4   | FCOL     | PS0,RW  | Force Collision Mode 1 = Force Collision Mode, used for testing 0 = Disable                                                                                       |
| 3   | FDX      | PS0,RO  | Duplex Mode of the Internal PHY 1 = Full-Duplex 0 = Half-Duplex                                                                                                   |
| 2:1 | LBK      | PS00,RW | Loopback Mode  Bit: 2 1 0 0 Normal 0 1 MAC Internal loopback 1 0 Internal PHY 100M mode digital loopback 1 1 (Reserved)                                           |
| 0   | RST      | P0,RW   | Software Reset and Auto-Clear after 10us 1 = Reset state 0 = Non-reset state                                                                                      |

6.2 Network Status Register (01H)

| Bit | Bit Name | Default       | Description                                                                                                                                              |
|-----|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SPEED    | X,RO          | Speed of Internal PHY This bit has no meaning when LINKST=0                                                                                              |
|     |          |               | 1 = 10Mbps<br>0 = 100Mbps                                                                                                                                |
| 6   | LINKST   | X,RO          | Link Status of Internal PHY 1 = Link OK 0 = Link failed                                                                                                  |
| 5   | WAKEST   | P0,<br>RW/C1  | Wakeup Event Status Clears by read or write 1. This bit will not be affected after software reset.                                                       |
|     | 10       |               | 1 = Wakeup event<br>0 = No wakeup event                                                                                                                  |
| 4   | RESERVED | 0,RO          | Reserved                                                                                                                                                 |
| 3   | TX2END   | PS1,<br>RW/C1 | TX Packet Index II Complete Status Auto-Clear at begin transmitting of TX packet index II and Auto-Set at the end of transmitting of TX packet index II. |
|     |          |               | 1 = Transmit completion or idle of packet index II<br>0 = Packet index II transmit in progress                                                           |
| 2   | TX1END   | PS1,<br>RW/C1 | TX Packet Index I Complete Status Auto-Clear at begin transmitting of TX packet index I and Auto-Set at the end of transmitting of TX packet index I.    |
|     |          |               | 1 = Transmit completion or idle of packet index I<br>0 = Packet index I transmit in progress                                                             |



| 1 | RXOV  | PS0,RO | RX Memory Overflow Status 1 = RX memory Overflow 0 = Non-overflow |
|---|-------|--------|-------------------------------------------------------------------|
| 0 | RXRDY | PS0,RO | RX Packet Ready                                                   |
|   |       |        | 1 = Have packet in RX memory                                      |
|   |       |        | 0 = No packet in RX memory                                        |

6.3 TX Control Register (02H)

| 6.3 IX C | ontrol Register | (UZII)  |                                                                     |
|----------|-----------------|---------|---------------------------------------------------------------------|
| Bit      | Bit Name        | Default | Description                                                         |
| 7        | TX_TS_EN        | 0,RW    | Transmit TimeStamp Capture when REG_61H PTP_EN=1                    |
|          |                 |         | 0: disable                                                          |
|          |                 |         | 1: enable                                                           |
| 6        | TJDIS           | PS0,RW  | Transmit Jabber Timer (2048 bytes) Control                          |
|          |                 |         | 1 = Disabled.                                                       |
|          |                 |         | 0 = Enable                                                          |
| 5        | EXCECM          | PS0,RW  | Excessive Collision Mode Control                                    |
|          |                 |         | 1 = Still tries to transmit this packet                             |
|          |                 |         | 0 = Aborts this packet when excessive collision counts more than 15 |
| 4        | PAD_DIS2        | PS0,RW  | PAD Appends for Packet Index II                                     |
|          |                 |         | 1 = Disable                                                         |
|          |                 |         | 0 = Enable                                                          |
| 3        | CRC_DIS2        | PS0,RW  | CRC Appends for Packet Index II                                     |
|          |                 |         | 1 = Disable                                                         |
|          |                 |         | 0 = Enable                                                          |
| 2        | PAD_DIS1        | PS0,RW  | PAD Appends for Packet Index I                                      |
|          |                 |         | 1 = Disable                                                         |
|          |                 |         | 0 = Enable                                                          |
| 1        | CRC_DIS1        | PS0,RW  | CRC Appends for Packet Index I                                      |
|          |                 |         | 1 = Disable                                                         |
|          |                 |         | 0 = Enable                                                          |
| 0        | TXREQ           | PS0,RW  | TX Request. Auto-Clear after Sending Completely                     |
|          |                 |         | 1 = Transmit in progress                                            |
|          |                 |         | 0 = No transmit in progress                                         |



6.4 TX Status Register I (03H) for Packet Index I

|     |          | I (USII) IOI Packet illuex I |                                                                                                                                            |  |
|-----|----------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Bit Name | Default                      | Description                                                                                                                                |  |
| 7   | TJTO     | PS0,RO                       | Transmit Jabber Time Out It is set to indicate that the transmitted frame is truncated due to more than 2048 bytes are transmitted.        |  |
|     |          |                              | 1 = Timeout<br>0 = Non-timeout                                                                                                             |  |
| 6   | LC       | PS0,RO                       | Loss of Carrier It is set to indicate the loss of carrier during the frame transmission. It is not valid in internal loopback mode.        |  |
|     |          |                              | 1 = Loss of carrier<br>0 = No carrier have been loss                                                                                       |  |
| 5   | NC       | PS0,RO                       | No Carrier It is set to indicate that there is no carrier signal during the frame transmission. It is not valid in internal loopback mode. |  |
|     |          |                              | 1 = No carrier during transmit<br>0 = Normal carrier status during transmit                                                                |  |
| 4   | LC       | PS0,RO                       | Late Collision It is set when a collision occurs after the collision window of 64 bytes.                                                   |  |
|     |          |                              | 1 = Late collision<br>0 = No late collision                                                                                                |  |
| 3   | COL      | PS0,RO                       | Collision Packet It is set to indicate that the collision occurs during transmission.                                                      |  |
|     |          |                              | 1 = Have been collision<br>0 = No collision                                                                                                |  |
| 2   | EC       | PS0,RO                       | Excessive Collision It is set to indicate that the transmission is aborted due to 16 excessive collisions.                                 |  |
|     |          |                              | 1 = 16 excessive collisions<br>0 = Less than 16 collisions                                                                                 |  |
| 1:0 | RESERVED | 0,RO                         | Reserved                                                                                                                                   |  |



6.5 TX Status Register II (04H) for packet index II

| 6.5 TX Status Register II (04H) for packet index II |          |         |                                                                                                                                            |  |  |
|-----------------------------------------------------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                 | Bit Name | Default | Description                                                                                                                                |  |  |
| 7                                                   | TJTO     | PS0,RO  | Transmit Jabber Time Out It is set to indicate that the transmitted frame is truncated due to more than 2048 bytes are transmitted.        |  |  |
|                                                     |          |         | 1 = Timeout<br>0 = Non-timeout                                                                                                             |  |  |
| 6                                                   | LC       | PS0,RO  | Loss of Carrier It is set to indicate the loss of carrier during the frame transmission. It is not valid in internal loopback mode.        |  |  |
|                                                     |          |         | 1 = Loss of carrier<br>0 = No carrier have been loss                                                                                       |  |  |
| 5                                                   | NC       | PS0,RO  | No Carrier It is set to indicate that there is no carrier signal during the frame transmission. It is not valid in internal loopback mode. |  |  |
|                                                     |          |         | 1 = No carrier during transmit<br>0 = Normal carrier status during transmit                                                                |  |  |
| 4                                                   | LC       | PS0,RO  | Late Collision It is set when a collision occurs after the collision window of 64 bytes.                                                   |  |  |
|                                                     |          |         | 1 = Late collision<br>0 = No late collision                                                                                                |  |  |
| 3                                                   | COL      | PS0,RO  | Collision Packet It is set to indicate that the collision occurs during transmission.                                                      |  |  |
|                                                     |          |         | 1 = Have been collision<br>0 = No collision                                                                                                |  |  |
| 2                                                   | EC       | PS0,RO  | Excessive Collision It is set to indicate that the transmission is aborted due to 16 excessive collisions.                                 |  |  |
|                                                     |          |         | 1 = 16 excessive collisions<br>0 = Less than 16 collisions                                                                                 |  |  |
| 1:0                                                 | RESERVED | 0,RO    | Reserved                                                                                                                                   |  |  |



6.6 RX Control Register (05H)

| 0.0 KA ( | sontroi Registe | r (UOH) |                                                           |
|----------|-----------------|---------|-----------------------------------------------------------|
| Bit      | Bit Name        | Default | Description                                               |
| 7        | RESERVED        | PS0,RW  | Reserved                                                  |
| 6        | WTDIS           | PS0,RW  | Watchdog Timer Disable                                    |
|          |                 |         | 1 = When set, the Watchdog Timer (2048 bytes) is disabled |
|          |                 |         | 0 = Otherwise it is enabled                               |
| 5        | DIS_LONG        | PS0,RW  | Discard Long Packet                                       |
|          |                 |         | If Packet length is over 1522byte                         |
|          |                 |         | 1 = Enable                                                |
|          |                 |         | 0 = Disable                                               |
| 4        | DIS_CRC         | PS0,RW  | Discard CRC Error Packet                                  |
|          |                 | -,      | 1 = Enable                                                |
|          |                 |         | 0 = Disable                                               |
| 3        | ALL             | PS0,RW  | Receive All Multicast                                     |
|          |                 |         | To receive packet with multicast destination address      |
|          |                 |         | 1 = Enable                                                |
|          |                 |         | 0 = Disable                                               |
| 2        | RUNT            | PS0,RW  | Receive Runt Packet                                       |
| _        |                 | . 55,   | To receive packet with size less than 64-bytes            |
|          |                 |         |                                                           |
|          |                 |         | 1 = Enable<br>0 = Disable                                 |
| 1        | PRMSC           | PS0,RW  | Promiscuous Mode                                          |
| '        | PRIVISC         | P30,RVV | To receive packet without destination address checking    |
|          |                 |         | To receive packet without destination address checking    |
|          |                 |         | 1 = Enable                                                |
|          |                 |         | 0 = Disable                                               |
| 0        | RXEN            | PS0,RW  | RX Enable                                                 |
|          |                 |         | 1 = Enable                                                |
|          |                 |         | 0 = Disable                                               |



6.7 RX Status Register (06H)

|     | Status Register |         | D 10                                                                                                                                                                                                                                                                         |  |  |  |  |
|-----|-----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Bit Name        | Default | Description                                                                                                                                                                                                                                                                  |  |  |  |  |
| 7   | RF              | PS0,RO  | Runt Frame It is set to indicate that the size of the received frame is smaller than 64 bytes.                                                                                                                                                                               |  |  |  |  |
|     |                 |         | 1 = Affirmative<br>0 = Negative                                                                                                                                                                                                                                              |  |  |  |  |
| 6   | MF              | PS0,RO  | Multicast Frame It is set to indicate that the received frame has a multicast address.  1 = Affirmative 0 = Negative                                                                                                                                                         |  |  |  |  |
| 5   | RXTS_EN         | PS0,RO  | RX Time Stamp available or Late Collision Seen If PTP_EN=1  1 = RX timestamp data in RX header begin from byte 4  0 = no RX timestamp available Else PTP_RN=0 It is set to indicate that a late collision is found during the frame reception.  1 = Affirmative 0 = Negative |  |  |  |  |
| 4   | RWTO            | PS0,RO  | Receive Watchdog Time-Out It is set to indicate that it receives more than 2048 bytes.  1 = Affirmative 0 = Negative                                                                                                                                                         |  |  |  |  |
| 3   | RXTS_PARITY     | PS0,RO  | RX Time Stamp Odd Parity or Physical Layer Error If PTP_EN=1 This is the Odd Parity value of RX Time Stamp Else PTP_EN=0 It is set to indicate that a physical layer error is found during the frame reception.  1 = Affirmative                                             |  |  |  |  |
|     | DVTO 1 EN       | D00 D0  | 0 = Negative                                                                                                                                                                                                                                                                 |  |  |  |  |
| 2   | RXTS_LEN        | PS0,RO  | RX Time Stamp byte length or Alignment Error If PTP_EN=1  1 = 8-byte (4-byte sec + 4-byte nano-sec) 0 = 4-byte (2-bit sec + 4-byte nano-sec) Else PTP_EN=0 It is set to indicate that the received frame ends with a non-byte boundary.                                      |  |  |  |  |
|     |                 |         | 1 = Affirmative<br>0 = Negative                                                                                                                                                                                                                                              |  |  |  |  |
| 1   | CE              | PS0,RO  | CRC Error It is set to indicate that the received frame ends with a CRC error.  1 = Affirmative 0 = Negative                                                                                                                                                                 |  |  |  |  |
| 0   | FOE             | PS0,RO  | RX Memory Overflow Error It is set to indicate that a RX memory overflow error happens during the frame reception.                                                                                                                                                           |  |  |  |  |
|     |                 |         | 1 = Affirmative<br>0 = Negative                                                                                                                                                                                                                                              |  |  |  |  |



# DM9051A Spec. SPI Fast Ethernet Controller 6.8 Receive Overflow Counter Register (07H)

| Bit | Bit Name | Default | Description                                                                                                             |
|-----|----------|---------|-------------------------------------------------------------------------------------------------------------------------|
| 7   | RXFU     | PS0,R/C | Receive Overflow Counter Overflow This bit is set when the ROC has an overflow condition.  1 = Affirmative 0 = Negative |
| 6:0 | ROC      | PS0,R/C | Receive Overflow Counter  This is a statistic counter to indicate the received packet count upon FIFO overflow.         |

6.9 Back Pressure Threshold Register (08H)

|     | R Pressure Inc |         |                                                                                                                                                                                                                                 |             |      |      |        |    |  |  |
|-----|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|------|--------|----|--|--|
| Bit | Bit Name       | Default |                                                                                                                                                                                                                                 | Description |      |      |        |    |  |  |
| 7:4 | BPHW           | PS3, RW | Back Pressure High Water Overflow Threshold MAC will generate the jam pattern when RX SRAM free space is lower than this threshold value.  The default is 3K-byte free space. Please do not exceed SRAM size (1 unit=1K bytes). |             |      |      |        |    |  |  |
| 3:0 | JPT            | PS7, RW | Jam P                                                                                                                                                                                                                           |             |      |      |        |    |  |  |
|     |                | ,       | Defaul                                                                                                                                                                                                                          |             |      |      |        |    |  |  |
|     |                |         | bit3                                                                                                                                                                                                                            | bit2        | bit1 | bit0 | time   |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 0           | 0    | 0    | 10.3us | 9" |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 0           | 0    | 1    | 20.5us |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 0           | 1    | 0    | 30.8us |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 0           | 1    | 1    | 51.4us |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 1           | 0    | 0    | 102us  |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 1           | 0    | 1    | 195us  |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 1           | 1    | 0    | 288us  |    |  |  |
|     |                |         | 0                                                                                                                                                                                                                               | 1           | 1    | 1    | 380us  |    |  |  |
|     |                |         | 1                                                                                                                                                                                                                               | 0           | 0    | 0    | 483us  |    |  |  |
|     |                |         | 1                                                                                                                                                                                                                               | 0           | 0    | 1    | 576us  |    |  |  |
|     |                |         | 1                                                                                                                                                                                                                               | 0           | 1    | 0    | 678us  |    |  |  |
|     |                |         | 1                                                                                                                                                                                                                               | 0           | 1    | 1    | 771us  |    |  |  |
|     |                |         | 1                                                                                                                                                                                                                               | 1           | 0    | 0    | 867us  |    |  |  |
|     |                | 6       | 1                                                                                                                                                                                                                               | 1           | 0    | 1    | 966us  |    |  |  |
|     |                | AIII    | 1                                                                                                                                                                                                                               | 1           | 1    | 0    | 1.06ms |    |  |  |
|     |                | 119     | 1                                                                                                                                                                                                                               | 1           | 1    | 1    | 1.15ms |    |  |  |



6.10 Flow Control Threshold Register (09H)

| Bit | Bit Name | Default | Description                                                                 |
|-----|----------|---------|-----------------------------------------------------------------------------|
| 7:4 | HWOT     | PS3, RW | RX Memory High Water Overflow Threshold                                     |
|     |          |         | Send a pause packet with pause time=FFFFH when the RX memory                |
|     |          |         | free space is less than this value. If this value is zero, its means no fRX |
|     |          |         | flow control. The default value is 3K-byte free space. Please do not        |
|     |          |         | exceed RX memory size (1 unit=1K bytes).                                    |
| 3:0 | LWOT     | PS8, RW | RX Memory Low Water Overflow Threshold                                      |
|     |          |         | Send a pause packet with pause time=0000H when RX memory free               |
|     |          |         | space is larger than this value. This pause packet is enabled after the     |
|     |          |         | high water pause packet is transmitted. The default memory free space       |
|     |          |         | is 8K-byte. Please do not exceed RX memory size                             |
|     |          |         | (1 unit=1K bytes).                                                          |

6.11 RX/TX Flow Control Register (0AH)

|     | ř        | ntrol Registe |                                                                                                                                                               |
|-----|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Default       | Description                                                                                                                                                   |
| 7   | TXP0     | PS0,RW        | Force TX Pause Packet with 0000H Set to TX pause packet with pause time field is 0000H. Auto-Clears after pause packet transmission completion.               |
| 6   | TXPF     | PS0,RW        | Force TX Pause Packet with FFFFH Set to TX pause packet with pause time field is FFFFH. Auto-Clears after pause packet transmission completion.               |
| 5   | TXPEN    | PS0,RW        | TX Pause Packet Enable Enables the pause packet for high/low water threshold control in Full-Duplex mode.  1 = Enable 0 = Disable                             |
| 4   | ВКРА     | PS0,RW        | Back Pressure Mode This mode is for Half-Duplex mode only. It generates a jam pattern when any packet comes and RX SRAM is over BPHW of MAC register 8H.      |
|     |          |               | 1 = Enable<br>0 = Disable                                                                                                                                     |
| 3   | ВКРМ     | PS0,RW        | Back Pressure Mode This mode is for Half-Duplex mode only. It generates a jam pattern when a packet's DA matches and RX SRAM is over BPHW of MAC register 8H. |
| 4   | 2        |               | 1 = Enable<br>0 = Disable                                                                                                                                     |
| 2   | RXPS     | PS0,R/C       | RX Pause Packet Status, Latch and Read Clearly When there has been packet received, this bit will be latched. This bit is cleared after read.                 |
|     |          |               | 1 = Has been receive pause packet<br>0 = No pause packet received                                                                                             |
| 1   | RXPCS    | PS0,RO        | RX Pause Packet Current Status  1 = Received pause packet timer down-count in progress  0 = Pause packet timer value is zero                                  |
| 0   | FLCE     | PS0,RW        | Flow Control Enable Set to enable the flow control mode (i.e. can disable DM9051ATX function temperately).  1 = Enable 0 = Disable                            |



6.12 EEPROM & PHY Control Register (0BH)

| Bit | Bit Name | Default | Description                                                                |
|-----|----------|---------|----------------------------------------------------------------------------|
| 7:6 | RESERVED | 0,RO    | Reserved                                                                   |
| 5   | REEP     | P0,RW   | Reload EEPROM Set one to reload EEPROM. Driver needs to clear it before to |
|     |          |         | enable this function.                                                      |
| 4   | WEP      | P0,RW   | Write EEPROM Enable                                                        |
|     |          |         | Set this bit to one before the operation of write EEPROM.                  |
|     |          |         | 1 = Enable                                                                 |
|     |          |         | 0 = Disable                                                                |
| 3   | EPOS     | P0,RW   | EEPROM or PHY Operation Select                                             |
|     |          |         | 0 = Select EEPROM                                                          |
|     |          |         | 1 = Select PHY                                                             |
| 2   | ERPRR    | P0,RW   | EEPROM Read or PHY Register Read Command                                   |
|     |          |         | Set one to read EEPROM or PHY register.                                    |
|     |          |         | Auto-Cleared after the operation completes.                                |
| 1   | ERPRW    | P0,RW   | EEPROM Write or PHY Register Write Command                                 |
|     |          |         | Set one to write EEPROM or PHY register.                                   |
|     |          |         | Auto-Cleared after the operation completes.                                |
| 0   | ERRE     | P0,RO   | EEPROM Access Status or PHY Access Status                                  |
|     |          |         | 1 = The EEPROM or PHY access is in progress                                |
|     |          |         | 0 = Completion of the EEPROM or PHY access                                 |

6.13 EEPROM & PHY Address Register (0CH)

| Bit | Bit Name | Default | Description                                                                                   |  |  |
|-----|----------|---------|-----------------------------------------------------------------------------------------------|--|--|
| 7:6 | PHY_ADR  |         | PHY Address bit 1 and 0, the PHY address bit [4:2] is force to 0. Force to 01 in application. |  |  |
| 5:0 | EROA     | P00,RW  | EEPROM Word Address or PHY Register Number.                                                   |  |  |

| Bit | Bit Name | Default | Description                                             |
|-----|----------|---------|---------------------------------------------------------|
| 7:0 | EE_PHY_L | P00,RW  | EEPROM or PHY Low Byte Data                             |
|     |          |         | The low byte data read from or write to EEPROM or PHY.  |
| 7:0 | EE_PHY_H | P00,RW  | EEPROM or PHY High Byte Data                            |
|     |          |         | The high byte data read from or write to EEPROM or PHY. |



6.15 Wake Up Control Register (0FH)

| Bit | Bit Name | Default | Description                                                                                   |
|-----|----------|---------|-----------------------------------------------------------------------------------------------|
| 7:6 | RESERVED | 0,RO    | Reserved                                                                                      |
| 5   | LINKEN   | P0,RW   | Link Status Change Wake up Event To control the link status change event in WOL pin function. |
|     |          |         | 1 = Enable                                                                                    |
|     |          |         | 0 = Disable                                                                                   |
| 4   | SAMPLEEN | P0,RW   | Sample Frame Wake up Event                                                                    |
|     |          |         | To control the sample frame matched event in WOL pin function.                                |
|     |          |         | 1 = Enable                                                                                    |
|     |          |         | 0 = Disable                                                                                   |
| 3   | MAGICEN  | P0,RW   | Magic Packet Wake up Event                                                                    |
|     |          |         | To control the Magic packet event in WOL pin function.                                        |
|     |          |         | 1 = Enable                                                                                    |
|     |          |         | 0 = Disable                                                                                   |
| 2   | LINKST   | P0,RO   | Link Status Change Event Occurred                                                             |
|     |          |         | 1 = Link change event occurred                                                                |
|     |          |         | 0 = No link change event                                                                      |
| 1   | SAMPLEST | P0,RO   | Sample Frame Event Occurred                                                                   |
|     |          |         | 1 = Sample frame matched event occurred                                                       |
|     |          |         | 0 = No sample frame matched                                                                   |
| 0   | MAGICST  | P0,RO   | Magic Packet Event Occurred                                                                   |
|     |          |         | 1 = Magic packet received                                                                     |
|     |          |         | 0 = No magic packet received                                                                  |

6.16 Physical Address Register (10H~15H)

|     | orror injurious rusus coo rusus (rusis rusis) |         |                               |  |  |
|-----|-----------------------------------------------|---------|-------------------------------|--|--|
| Bit | Bit Name                                      | Default | Description                   |  |  |
| 7:0 | PAB5                                          | E,RW    | Physical Address Byte 5 (15H) |  |  |
| 7:0 | PAB4                                          | E,RW    | Physical Address Byte 4 (14H) |  |  |
| 7:0 | PAB3                                          | E,RW    | Physical Address Byte 3 (13H) |  |  |
| 7:0 | PAB2                                          | E,RW    | Physical Address Byte 2 (12H) |  |  |
| 7:0 | PAB1                                          | E,RW    | Physical Address Byte 1 (11H) |  |  |
| 7:0 | PAB0                                          | E,RW    | Physical Address Byte 0 (10H) |  |  |

6.17 Multicast Address Hash Table Register (16H~1DH)

| Bit | Bit Name | Default | Description                               |
|-----|----------|---------|-------------------------------------------|
| 7:0 | MAB7     | X,RW    | Multicast Address Hash Table Byte 7 (1DH) |
| 7:0 | MAB6     | X,RW    | Multicast Address Hash Table Byte 6 (1CH) |
| 7:0 | MAB5     | X,RW    | Multicast Address Hash Table Byte 5 (1BH) |
| 7:0 | MAB4     | X,RW    | Multicast Address Hash Table Byte 4 (1AH) |
| 7:0 | MAB3     | X,RW    | Multicast Address Hash Table Byte 3 (19H) |
| 7:0 | MAB2     | X,RW    | Multicast Address Hash Table Byte 2 (18H) |
| 7:0 | MAB1     | X,RW    | Multicast Address Hash Table Byte 1 (17H) |
| 7:0 | MAB0     | X,RW    | Multicast Address Hash Table Byte 0 (16H) |



6.18 General Purpose Control Register (1EH)

|     | one contrain alpeas contraintegrater (1211) |         |                                                 |  |  |
|-----|---------------------------------------------|---------|-------------------------------------------------|--|--|
| Bit | Bit Name                                    | Default | Description                                     |  |  |
| 7:4 | RESERVED                                    | PH0,RO  | Reserved                                        |  |  |
| 3   | GPC3                                        | P0,RW   | General Purpose Control 3                       |  |  |
|     |                                             |         | Define the input/output direction of pin GP3.   |  |  |
|     |                                             |         | 1 = Pin GP3 in output mode                      |  |  |
|     |                                             |         | 0 = Pin GP3 in input mode                       |  |  |
| 2   | GPC2                                        | P0,RW   | General Purpose Control 2                       |  |  |
|     |                                             |         | Define the input/output direction of pin GP2.   |  |  |
|     |                                             |         | 1 = Pin GP2 in output mode                      |  |  |
|     |                                             |         | 0 = Pin GP2 in input mode                       |  |  |
| 1   | GPC1                                        | P0,RW   | General Purpose Control 1                       |  |  |
|     |                                             |         | Define the input/output direction of pins GP 1. |  |  |
|     |                                             |         | 1 = Pin GP1 in output mode                      |  |  |
|     |                                             |         | 0 = Pin GP1 in input mode                       |  |  |
| 0   | RESERVED                                    | P1,RO   | Reserved                                        |  |  |

6.19 General Purpose Register (1FH)

| 6.19 General Purpose Register (1FF |          |         |                                                                                                               |
|------------------------------------|----------|---------|---------------------------------------------------------------------------------------------------------------|
| Bit                                | Bit Name | Default | Description                                                                                                   |
| 7:4                                | RESERVED | 0,RO    | Reserved                                                                                                      |
| 3                                  | GPIO3    | P0,RW   | General Purpose Pin Data 3 When GPC3 of register 1EH is 1, the value of this bit is reflected to pin GP3.     |
|                                    |          |         | When GPC3 of register 1EH is 0, the value of this bit to be read is reflected from correspondent pin of GP3.  |
| 2                                  | GPIO2    | P0,RW   | General Purpose Pin Data 2 When GPC2 of register 1EH is 1, the value of this bit is reflected to pin GP2.     |
|                                    |          |         | When GPC2 of register 1EH is 0, the value of this bit to be read is reflected from correspondent pin of GP2.  |
| 1                                  | GPIO1    | P0,RW   | General Purpose Pin Data 1 When GPC1 of register 1EH is 1, the value of this bit is reflected to pin GP1.     |
|                                    | 10       |         | When GPC1 of register 1EH is 0, the value of this bit to be read is reflected from correspondent pin of GP1.  |
| 0                                  | PHYPD    | PE1,WO  | PHY Power Down Control 1 = Power down PHY 0 = Power up PHY                                                    |
|                                    |          |         | Note: If this bit is updated from '1' to '0', the whole MAC and PHY Registers can not be accessed within 1ms. |

6.20 TX Memory Read Pointer Address Register (22H~23H)

| Bit | Bit Name | Default | Description                                    |
|-----|----------|---------|------------------------------------------------|
| 7:0 | TRPAH    | PS0,RO  | TX Memory Read Pointer Address High Byte (23H) |
| 7:0 | TRPAL    | PS0,RO  | TX Memory Read Pointer Address Low Byte (22H)  |



6.21 RX Memory Write Pointer Address Register (24H~25H)

| Bit | Bit Name | Default   | Description                                     |
|-----|----------|-----------|-------------------------------------------------|
| 7:0 | RWPAH    | PS,0CH,RO | RX Memory Write Pointer Address High Byte (25H) |
| 7:0 | RWPAL    | PS,00H,RO | RX Memory Write Pointer Address Low Byte (24H)  |

6.22 Vendor ID Register (28H~29H)

| Bit | Bit Name | Default   | Description               |  |  |  |  |
|-----|----------|-----------|---------------------------|--|--|--|--|
| 7:0 | VIDH     | PE,0AH,RO | Vendor ID High Byte (29H) |  |  |  |  |
| 7:0 | VIDL     | PE,46H,RO | Vendor ID Low Byte (28H)  |  |  |  |  |

6.23 Product ID Register (2AH~2BH)

| Bit | Bit Name | Default   | Description                |  |  |  |  |
|-----|----------|-----------|----------------------------|--|--|--|--|
| 7:0 | PIDH     | PE,90H,RO | Product ID High Byte (2BH) |  |  |  |  |
| 7:0 | PIDL     | PE,51H,RO | Product ID Low Byte (2AH)  |  |  |  |  |

6.24 CHIP Revision (2CH)

| Bit | Bit Name | Default  | Description   |  |  |
|-----|----------|----------|---------------|--|--|
| 7:0 | CHIPR    | P,02H,RO | CHIP Revision |  |  |

6.25 Transmit Control Register 2 (2DH)

| Bit | Bit Name | Default    | Description                                                                     |  |  |  |  |
|-----|----------|------------|---------------------------------------------------------------------------------|--|--|--|--|
| 7   | LED      | PE0,RW     | LED Mode                                                                        |  |  |  |  |
|     |          |            | See the LED pin description for detailed.                                       |  |  |  |  |
|     |          |            | 1 = LED mode 1                                                                  |  |  |  |  |
|     |          |            | 0 = LED mode 0                                                                  |  |  |  |  |
| 6   | RLCP     | P0,RW      | Retry Late Collision Packet                                                     |  |  |  |  |
|     |          |            | Re-transmit the packet with late-collision.                                     |  |  |  |  |
|     |          |            | 1 = Enable                                                                      |  |  |  |  |
|     |          |            | 0 = Disable                                                                     |  |  |  |  |
| 5   | RESERVED | P0,RW      | Reserved                                                                        |  |  |  |  |
| 4   | ONEPM    | P0,RW      | One Packet Mode                                                                 |  |  |  |  |
|     |          |            | 1 = Only one packet transmit command can be issued before                       |  |  |  |  |
|     |          |            | transmit completed                                                              |  |  |  |  |
|     |          |            | 0 = At most two packet transmit command can be issued before transmit completed |  |  |  |  |
| 3:0 | IFGS     | P00,RW     | Inter-Frame Gap Setting                                                         |  |  |  |  |
| 0.0 | 11 00    | 1 00,1 (1) | 0XXX = 96-bit                                                                   |  |  |  |  |
|     |          |            | 1000 = 64-bit                                                                   |  |  |  |  |
|     |          |            | 1001 = 72-bit                                                                   |  |  |  |  |
|     |          |            | 1010 = 80-bit                                                                   |  |  |  |  |
|     |          |            | 1011 = 88-bit                                                                   |  |  |  |  |
|     |          |            | 1100 = 96-bit                                                                   |  |  |  |  |
|     |          |            | 1101 = 104-bit                                                                  |  |  |  |  |
|     |          |            | 1110 = 112-bit                                                                  |  |  |  |  |
|     |          |            | 1111 = 120-bit                                                                  |  |  |  |  |



6.26 Auto-Transmit Control Register (30H)

| Bit | Bit Name | Default | Description                                                                             |  |  |  |  |
|-----|----------|---------|-----------------------------------------------------------------------------------------|--|--|--|--|
| 7   | AUTO_TX  | PS0,RW  | Auto-Transmit Control                                                                   |  |  |  |  |
|     |          |         | 1 = Auto-Transmit enabled. Packet transmitted automatically when end of write TX buffer |  |  |  |  |
|     |          |         | 0 = Auto-Transmit disabled. When transmit packet, need to set                           |  |  |  |  |
|     |          |         | MAC register 2H bit 0 to "1"                                                            |  |  |  |  |
| 6:5 | RESERVED | P00,RO  | Reserved                                                                                |  |  |  |  |
| 4   | TX_MODE2 | PS0.RW  | Transmit Buffer Continued mode Control                                                  |  |  |  |  |
|     |          |         | 1: enable                                                                               |  |  |  |  |
|     |          |         | 0: disable                                                                              |  |  |  |  |
| 3:2 | RESERVED | P00,RO  | Reserved                                                                                |  |  |  |  |
| 1:0 | RESERVED | PS0,RW  | Reserved                                                                                |  |  |  |  |

Note: When in TX\_MODE2 enabled, the transmit buffer data address in dword boundary and in sequence write.

TX packet format:

Byte 0/1: TX size low/high byte

Byte 2: TX control: Bit 7= TX TimeStamp Capture enable
Bit 6= TX One-Step enable

Bit 5~0=0 reserved

Byte 3: TX Buffer control: 80H= TX buffer data available

Byte 4~TX\_END\_BYTE: packet payload

6.27 Transmit Check Sum Control Register (31H)

|     | 0.27 Hansinit Oricck Cam Control Register (0 H) |         |                          |  |  |  |  |
|-----|-------------------------------------------------|---------|--------------------------|--|--|--|--|
| Bit | Bit Name                                        | Default | Description              |  |  |  |  |
| 7:3 | RESERVED                                        | 0,RO    | Reserved                 |  |  |  |  |
| 2   | UDPCSE                                          | PS0,RW  | UDP CheckSum Generation  |  |  |  |  |
|     |                                                 |         | 1 = Enable               |  |  |  |  |
|     |                                                 |         | 0 = Disable              |  |  |  |  |
| 1   | TCPCSE                                          | PS0,RW  | TCP CheckSum Generation  |  |  |  |  |
|     |                                                 |         | 1 = Enable               |  |  |  |  |
|     |                                                 |         | 0 = Disable              |  |  |  |  |
| 0   | IPCSE                                           | PS0,RW  | IPv4 CheckSum Generation |  |  |  |  |
|     |                                                 |         | 1 = Enable               |  |  |  |  |
|     |                                                 |         | 0 = Disable              |  |  |  |  |



6.28 Receive Check Sum Status Register (32H)

| Bit | Bit Name | Default  | Description                                                          |  |  |  |  |
|-----|----------|----------|----------------------------------------------------------------------|--|--|--|--|
| 7   | UDPS     | PS0,RO   | UDP CheckSum Status 1 = Checksum fail, if UDP packet                 |  |  |  |  |
|     |          |          | 0 = No UDP checksum error                                            |  |  |  |  |
| 6   | TCPS     | PS0,RO   | TCP CheckSum Status                                                  |  |  |  |  |
| ľ   | 1010     | 1 00,110 | 1 = Checksum fail, if TCP packet                                     |  |  |  |  |
|     |          |          | 0 = No TCP checksum error                                            |  |  |  |  |
| 5   | IPS      | PS0,RO   | IPv4 CheckSum Status                                                 |  |  |  |  |
|     |          |          | 1 = Checksum fail, if IP packet                                      |  |  |  |  |
|     |          |          | 0 = No IP checksum error                                             |  |  |  |  |
| 4   | UDPP     | PS0,RO   | UDP Packet of Current Received Packet                                |  |  |  |  |
|     |          |          | 1 = UDP packet                                                       |  |  |  |  |
|     |          |          | 0 = Non UDP packet                                                   |  |  |  |  |
| 3   | TCPP     | PS0,RO   | TCP Packet of Current Received Packet                                |  |  |  |  |
|     |          |          | 1 = TCP Packet                                                       |  |  |  |  |
|     |          |          | 0 = Non TCP Packet                                                   |  |  |  |  |
| 2   | IPP      | PS0,RO   | IPv4 Packet of Current Received Packet                               |  |  |  |  |
|     |          |          | 1 = IP Packet                                                        |  |  |  |  |
|     | DOOEN    | DOO DW   | 0 = Non IP Packet                                                    |  |  |  |  |
| 1   | RCSEN    | PS0,RW   | Receive CheckSum Checking Enable                                     |  |  |  |  |
|     |          |          | When set, the checksum status (bit 7~2) will be stored in bit 7:2 of |  |  |  |  |
|     |          |          | packet's first byte of RX packets status header respectively.        |  |  |  |  |
|     |          |          | 1 = Enable                                                           |  |  |  |  |
|     |          |          | 0 = Disable                                                          |  |  |  |  |
| 0   | DCSE     | PS0,RW   | Discard CheckSum Error Packet                                        |  |  |  |  |
|     |          |          | When set, if IPv4/TCP/UDP checksum field is error, this packet will  |  |  |  |  |
|     |          |          | be discarded.                                                        |  |  |  |  |
|     |          |          | 1 = Enable                                                           |  |  |  |  |
|     |          |          | 0 = Disable                                                          |  |  |  |  |

6.29 SPI Bus Control Register (38H)

|     | oleo of i Edo ocitilo i Register (Con) |         |                                             |  |  |  |  |
|-----|----------------------------------------|---------|---------------------------------------------|--|--|--|--|
| Bit | Bit Name                               | Default | Description                                 |  |  |  |  |
| 7   | RESERVED                               | P0,RW   | Reserved                                    |  |  |  |  |
|     |                                        |         | SPI_MISO Current Driving/Sinking Capability |  |  |  |  |
|     |                                        |         | 00 = 2mA                                    |  |  |  |  |
| 6:5 | CURR                                   | PE10,RW | 01 = 4mA                                    |  |  |  |  |
|     | K V                                    |         | 10 = 6mA (default)                          |  |  |  |  |
|     |                                        |         | 11 = 8mA                                    |  |  |  |  |
| 4:3 | RESERVED                               | P00,RW  | Reserved                                    |  |  |  |  |
| 2   | CCD CDIVE                              |         | Eliminate SPI_CSB Spike                     |  |  |  |  |
| 2   | CSB_SPIKE                              | PE1,RW  | 1 = Eliminate about 2ns SPI_CSB spike       |  |  |  |  |
| 1:0 | RESERVED                               | P00,RW  | Reserved                                    |  |  |  |  |

6.30 INT Pin Control Register (39H)

| Bit | Bit Name | Default | Description                                                                          |  |  |  |  |
|-----|----------|---------|--------------------------------------------------------------------------------------|--|--|--|--|
| 7:2 | RESERVED | PS0,RO  | Reserved                                                                             |  |  |  |  |
| 1   | INT_TYPE | PET0,RW | INT Pin Output Type Control  1 = INT Open-Collector output  0 = INT push-pull output |  |  |  |  |
| 0   | INT_POL  | PET0,RW | INT Pin Polarity Control 1 = INT active low 0 = INT active high                      |  |  |  |  |



**6.31 INT Pin Control Register (3BH)** 

| Bit | Bit Name | Default  | Description                   |  |  |
|-----|----------|----------|-------------------------------|--|--|
| 7:0 | TX_FREE  | PS0,R30H | TX Free Space in 64-byte unit |  |  |

6.32 Fiber SD Source Control Register (3CH)

| 0.32 1 10 | 6.32 Fiber 3D 30tifice Control Register (3CH) |         |                                                         |  |  |  |  |
|-----------|-----------------------------------------------|---------|---------------------------------------------------------|--|--|--|--|
| Bit       | Bit Name                                      | Default | Description                                             |  |  |  |  |
| 7:5       | RESERVED                                      | P0,RW   | Pin Monitor Mode Index                                  |  |  |  |  |
|           |                                               |         | 0XX: no monitor pins                                    |  |  |  |  |
|           |                                               |         | 1XX: see monitor pin table                              |  |  |  |  |
| 4         | GP1_TXC                                       | P0,RW   | GP1 pin act as TXC for IEEE 802.3 test reference clock. |  |  |  |  |
|           |                                               |         | 0: as normal GP1 , 1: as TXC out                        |  |  |  |  |
| 3         | SD_POL                                        | P0,RW   | Fiber SD Active Low Control                             |  |  |  |  |
|           | _                                             |         | 0: active high, 1: active low                           |  |  |  |  |
| 2:0       | SD_SRC                                        | P0,RW   | Fiber SD Source Index                                   |  |  |  |  |
|           |                                               |         | 000: from Fiber RX+/- activity                          |  |  |  |  |
|           |                                               |         | 001: from GP1                                           |  |  |  |  |
|           |                                               |         | 010: from GP2                                           |  |  |  |  |
|           |                                               |         | 011: from GP3                                           |  |  |  |  |
|           |                                               |         | 100: from LNKLED                                        |  |  |  |  |
|           |                                               |         | 101: from SPDLED                                        |  |  |  |  |
|           |                                               |         | 110: from FDXLED                                        |  |  |  |  |
|           |                                               |         | 111: reserved                                           |  |  |  |  |

Monitor pin table:

| mornitor pii | T table!  |             |             |           |            |            |
|--------------|-----------|-------------|-------------|-----------|------------|------------|
| 3CH[6:4]     | GP1       | GP2         | WOL         | FDXLED    | LNKLED     | SPDLED     |
| 000          | txc       | rxc         | txe         | rxdv      | crs        | col        |
| 001          | txc       | cable_st    | link        | rx_lock   | dsp_retry  | sd         |
| 010          | ptp_1sec  | p_1sec_trg  | link        | fdx       | eee_en     | rxer       |
| 011          | txc       | rxdv        | txe         | rxc       | ptp_1sec   | p_1sec_trg |
| 100          | byte_algn | algn_err    | rx_overflow | rx_empty  | rx_pkt_rdy | tx_full    |
| 101          | bkf_st[2] | bkf_st[1]   | Bkf_st[0]   | mac_st[2] | mac_st[1]  | mac_st[0]  |
| 110          | tx_flp    | rx_flp      | an_st[3]    | an_st[2]  | an_st[1]   | an_st[0]   |
| 111          | txc       | rx_idle_err | link        | rx_lock   | txsd       | lpi_en     |

6.33 Pause Packet Control/Status Register (3DH)

| Bit | Bit Name  | Default | Description                                                                                                                                                                                                                                                                                        |
|-----|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | PAUSE_CTR | P00,R0  | Pause Packet Counter The Pause packet counter before RX SRAM flow control low threshold reached.                                                                                                                                                                                                   |
| 3:0 | PAUSE_MAX | PS1,RW  | Max. Pause Packet Count The maximum count of to generate pause packet with timer field FFFFH, when the RX memory is reached to high threshold.  If the value of these bits are zero, the pause packet with timer field FFFFH is generated whenever the RX memory is reached to the high threshold. |

6.34 IEEE 802.3az Enter Counter Register (3EH)

| Bit | Bit Name | Default | Description                                                   |
|-----|----------|---------|---------------------------------------------------------------|
| 7   | RESERVED | P0,RO   | Reserved                                                      |
| 6:0 | ENTER    | P5,RW   | Timer to Enter EEE State (unit 2us)                           |
|     |          |         | The DM9051A will enter EEE state after TX idle timer timeout. |



6.35 IEEE 802.3az Leave Counter Register (3FH)

| Bit | Bit Name | Default | Description                                                                                                                                                                   |
|-----|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EEE_EN   | PE0,RW  | EEE Enable                                                                                                                                                                    |
| 6:0 | LEAVE    | P0Fh,RW | Timer to Leave EEE State (unit 2us) The DM9051A will leave EEE state after TX leave timer timeout when transmit command issued by set MAC register 2H bit 0 or Auto-Transmit. |

6.36 Strap Pin Status Register (40H)

| Bit | Bit Name   | Default | Description                               |
|-----|------------|---------|-------------------------------------------|
| 7   | STRAP_BYTE | P1,RO   | SPI Byte Memory Boundary Strap Pin Status |
|     |            |         | 0: SPI in word memory boundary            |
|     |            |         | 1: SPI in byte memory boundary            |
| 6   | RESERVED   | P0,RO   | Reserved                                  |
| 5   | IRQ_OC     | P0,RO   | IRQ in Open-Collect Mode                  |
|     |            |         | 0: DC high/low mode                       |
|     |            |         | 1: Open-collect mode                      |
| 4   | IRQ_LOW    | P0,RO   | IRQ in Low Active Mode                    |
|     |            |         | 0: High active                            |
|     |            |         | 1: Low active                             |
| 3:2 | RESERVED   | P0,RO   | Reserved                                  |
| 1   | LED_MODE   | P0,RO   | LED Mode                                  |
|     |            |         | 0: LED mode 1                             |
|     |            |         | 1: LED mode 0                             |
| 0   | MDIX       | P0,RO   | PHY MDIX mode                             |
|     |            |         | 0: MDI mode                               |
|     |            |         | 1: MDIX mode                              |

#### 6.37 Test Chip Version ID Register (46H)

| Bit | Name     | Default | Description        |
|-----|----------|---------|--------------------|
| 7:5 | RESERVED | P0,RO   | reserved           |
| 4:2 | VER_ID   | PX,RO   | Test Chip Version  |
|     | \.0      |         | 111: test chip v0  |
|     |          |         | 011: test chip v1  |
|     | A        |         | 110: test chip v2  |
|     |          | 7       | 010: test chip v3. |
| 1:0 | RESERVED | P0,RO   | reserved           |



6.38 SPI Byte Align Error Counter Register (4AH)

| Bit | Bit Name | Default | Description                                                                                                                                                                        |
|-----|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ALN_ERR  | ,       | SPI Clock Byte Align Error Counter The counter to count the byte align error of SPI_CK at end of SPI_CSN. The maximum value is 255. Cleared by write this register with any value. |

6.39 Crypt Test Register (4BH)

| Bit | Bit Name | Default | Description                                                                                                    |
|-----|----------|---------|----------------------------------------------------------------------------------------------------------------|
| 7:0 | CRYPT    |         | SPI ENCRYPT/DECRYPT code Before write or read the real crypt code, write this register with 0x51 and then 0x90 |

6.40 RX Memory Write Address Test Register (4CH~4DH) (test only)

| Bit | Bit Name | Default | Description                               |
|-----|----------|---------|-------------------------------------------|
| 7:0 | RXWLTR   | PS0,RW  | RX Memory Write Addresses High Byte (4DH) |
| 7:0 | RXWHTR   | PS0,RW  | RX Memory Write Addresses Low Byte (4CH)  |

6.41 TX Memory Read Address Test Register (4EH~4FH) (test only)

| Bit | Bit Name | Default | Description                              |
|-----|----------|---------|------------------------------------------|
| 7:0 | TXRLTR   | PS0,RW  | TX Memory Read Addresses High Byte (4FH) |
| 7:0 | TXRHTR   | PS0,RW  | TX Memory Read Addresses Low Byte (4EH)  |

6.42 RX Packet Length Control Register (52H)

| Bit | Bit Name | Default | Description                                                          |
|-----|----------|---------|----------------------------------------------------------------------|
| 7   | RXLEN    | PS0,RW  | RX Packet Length Filter                                              |
|     |          |         | 1 = Enable check RX packet length                                    |
|     |          |         | 0 = Not to check RX packet length                                    |
| 6:5 | RESERVED | P00,RO  | Reserved                                                             |
| 4:0 | MAXRXLEN | PS0,RW  | Maximum RX Packet Length Allowed (unit 64-byte)                      |
|     |          |         | The RX packet will be discarded if the data length is more than this |
|     |          |         | count.                                                               |
|     | K V      | 7       | Note: all bits 0 means no length limitation                          |

6.43 RX Broadcast Control Register (53H)

| Bit | Bit Name | Default | Description                                                          |
|-----|----------|---------|----------------------------------------------------------------------|
| 7:6 | BC_EN    | PS0,RW  | New RX Broadcast Packet Control Mode                                 |
|     |          |         | 0X = Broadcast packet control by bit 7 of MAC register 1DH           |
|     | · ·      |         | 10 = Not to accept broadcast packet                                  |
|     |          |         | 11 = Enable packet length filter of broadcast packet                 |
| 5   | RESERVED | P0,RO   | Reserved                                                             |
| 4:0 | MAXBCLEN | PS0,RW  | Maximum RX Broadcast Packet Length Allowed (unit 64-byte)            |
|     |          |         | The RX packet will be discarded if the data length is more than this |
|     |          |         | count.                                                               |
|     |          |         | Note: all bits 0 means no length limitation                          |

#### 6.44 INT Pin Clock Output Control Register (54H)







| Bit | Bit Name | Default | Description                                                  |
|-----|----------|---------|--------------------------------------------------------------|
| 7   | INT_CTL  | PS0,RW  | INT Pin in Clock Output Control                              |
|     |          |         | 1 = Enable INT pin in clock output                           |
|     |          |         | 0 = INT pin output controlled by MAC register 39H            |
| 6   | CK_UNIT  | PS0,RW  | Clock Output Duty Cycle Width Unit                           |
|     |          |         | 1 = 1.3ms                                                    |
|     |          |         | 0 = 40.96us                                                  |
| 5   | RESERVED | P0,RO   | Reserved                                                     |
| 4:0 | DUTY_LEN | PS0,RW  | Clock Output Duty Cycle Width                                |
|     | _        |         | Note: all bits 0 means INT pin is controlled by register 39H |

6.45 Memory Pointer Control Register (55H)

| Bit | Bit Name | Default | Description                                                    |
|-----|----------|---------|----------------------------------------------------------------|
| 7:2 | RESERVED | P00,RO  | Reserved                                                       |
| 1   | RST_TX   | PS0,RW  | Reset TX Memory Pointer                                        |
|     |          |         | 1 = Reset TX write/read memory address, Auto-Cleared after 1us |
| 0   | RST_RX   | PS0,RW  | Reset RX Memory Pointer                                        |
|     | _        |         | 1 = Reset RX write/read memory address, Auto-Cleared after 1us |

6.46 ADC Memory Test Control Register (56H)

| Bit | Bit Name    | Default | Description                                                                                                                                                                                                                                                                                       |
|-----|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED    | P00,RO  | Reserved                                                                                                                                                                                                                                                                                          |
| 4   | TRIG_STATUS | PS0,RO  | ADC Trig Status 1 = triggered                                                                                                                                                                                                                                                                     |
| 3:2 | TRIG_MODE   | PS0,RW  | ADC Memory Trig Mode The following trigger mode to define the trigger condition to store ADC data to full 16K memory after ADC_START command 00 = always triggered 01 = triggered when RX idle 5B data not equal to 0x1f 10 = triggered when RX lock to unlocked 11 = triggered when RX_ER assert |
| 1   | ADC_START   | PS0,RW  | ADC Memory Monitor Start  1 = start to monitor, auto-clear after write  0 = no operation                                                                                                                                                                                                          |
| 0   | ADC_EN      | PS0,RW  | ADC Memory Monitor mode 1 = Enable 0=disable                                                                                                                                                                                                                                                      |

6.47 More LED Control Register (57H)

| Bit | Bit Name | Default | Description                          |
|-----|----------|---------|--------------------------------------|
| 7   | LED_MOD3 | P0,RW   | New LED Mode                         |
|     |          |         | 1 = LED types in bit 2:0             |
|     |          |         | 0 = The old LED mode 0 or 1 function |
| 6:3 | RESERVED | P00,RO  | Reserved                             |
| 2   | LED_POL  | P0,RW   | The Reverse Polarity of LED Type     |
|     |          |         | 1 = LED in high active               |
|     |          |         | 0 = LED in low active                |
| 1:0 | LED_TYPE | P00,RW  | LED Type                             |
|     |          |         | Note: see following table            |

| LED_Type   LNKLED (pin 25)   SPDLED (pin 26)   FDXLED |
|-------------------------------------------------------|
|-------------------------------------------------------|



### DM9051A Spec.

SPI Fast Ethernet Controller

| 00 | Link           | Traffic     | Full-Duplex |
|----|----------------|-------------|-------------|
| 01 | Link & Traffic | Speed100M   | Full-Duplex |
| 10 | Traffic        | Speed100M   | Speed10M    |
| 11 | Link           | Traffic100M | Traffic10M  |

6.48 E-fuse Control Register (58H)

| Bit | Bit Name | Default | Description                                                   |
|-----|----------|---------|---------------------------------------------------------------|
| 7   | EF_EN    | P0,RW   | E-fuse read/write function enable                             |
|     |          |         | 1: to enable read or write function from register 0BH command |
| 6:4 | RESERVED | P0,RO   | Reserved                                                      |
| 3   | EF_WREN  | P0,RW   | E-fuse write function enable                                  |
|     | _        |         | 0: disable, 1: enable                                         |
| 2   | RESERVED | P0,RW   | Reserved                                                      |
| 1:0 | RESERVED | P0,RO   | Reserved                                                      |

Note 1: when write E-fuse command, the REG\_1FH bit 0 must be set to "1" (i.e. PHY power-down)

Note2: MAC ID (in REG\_10H~15H) init. Flow:

- 1. after poer-on reset, MAC\_ID have random value, except REG\_10H=0x00.
- 2. detect external EEPROM exist or not:
- 3. If EEPROM present: load EEPROM byte 0~5 to MAC ID
- 4. if EEPROM absent: read E-fuse
- 4.1 if E-fuse byte 0 not equal to 0xff, load bytes 0~5 to MAC\_ID
- 4.2 Else if E-fuse byte 6 not equal to 0xff, load bytes 6~11 to MAC\_ID
- 4.3 Else if E-fuse byte 12 not equal to 0xff and byte 22 bits [1:0] or [3:2] or [5:4] are not equal to "01", load bytes 12~17 to MAC\_ID

6.49 Memory Control Register (59H)

| Bit | Bit Name | Default | Description                                                   |
|-----|----------|---------|---------------------------------------------------------------|
| 7:1 | RESERVED | P00,RO  | Reserved                                                      |
| 0   | MSIZE_EN | P0,RW   | TX/RX Memory Size Configurable                                |
|     |          |         | 1 = Enable to configure TX/RX memory size by MAC register 5AH |
|     |          |         | 0 = 3K-byte for TX and 13K-byte for RX                        |

6.50 Transmit Memory Size Register (5AH)

| Bit | Bit Name  | Default | Description                           |
|-----|-----------|---------|---------------------------------------|
| 7:5 | RESERVED  | P00,RO  | Reserved                              |
| 4:0 | TRAM_SIZE | P3,RW   | TX Memory Size (unit K-byte)          |
|     |           |         | The RX memory size is 16 – TRAM_SIZE. |



6.51 Memory BIST Status Register (5DH)

| Bit | Bit Name | Default | Description                                |
|-----|----------|---------|--------------------------------------------|
| 7   | BIST_END | P0,RO   | Memory BIST Completion                     |
|     |          |         | 1 = Completed                              |
|     |          |         | 0 = In progress                            |
| 6   | BIST_DIS | P0,RO   | Memory BIST Control                        |
|     |          |         | This bit is the inverse of strap pin EECS. |
|     |          |         | 1 = BIST disabled                          |
|     |          |         | 0 = BIST enabled                           |
| 5   | RESERVED | P0,RO   | Reserved                                   |
| 4   |          |         |                                            |
| 4   | PAT_00   | P0,RO   | BIST 00H Pattern Status                    |
|     |          |         | 1 = OK<br>0 = Fail                         |
| 3   | DAT DEC  | D0 D0   |                                            |
| 3   | PAT_DEC  | P0,RO   | BIST Decrement Pattern Status              |
|     |          |         | 1 = OK<br>0 = Fail                         |
| 2   | DAT INC  | P0,RO   | BIST Increment Pattern Status              |
|     | PAT_INC  | PU,RU   |                                            |
|     |          |         | 1 = OK                                     |
|     |          | D0 D0   | 0 = Fail                                   |
| 1   | PAT_AA   | P0,RO   | BIST AAH Pattern Status                    |
|     |          |         | 1 = OK                                     |
|     | DAT 55   | D0 D0   | 0 = Fail                                   |
| 0   | PAT_55   | P0,RO   | BIST 55H Pattern Status                    |
|     |          |         | 1 = OK                                     |
|     |          |         | 0 = Fail                                   |

Note: write 0xa0 to REG\_5DH will restart BIST.



6.52 PTP Status Register (60H)

| 0.02 1 11 | r Status Negiste | (0011)  |                                  |
|-----------|------------------|---------|----------------------------------|
| Bit       | Bit Name         | Default | Description                      |
| 7         | GP2 ST           | P0,RWC  | GP2 trigger/event status         |
|           | _                | 1       | 0: disable or trigger completed  |
|           |                  |         | 1: trigger active or event ready |
|           |                  |         | Write "1" to clear this bit      |
| 6         | GP2_TYPE         | P0,RO   | GP2 event type                   |
|           |                  |         | 0: event 1 is falling edge       |
|           |                  |         | 1: event 1 is rising edge        |
| 5         | GP1_ST           | P0,RWC  | GP1 trigger/event status         |
|           | _                | 1       | 0: disable or trigger completed  |
|           |                  |         | 1: trigger active or event ready |
|           |                  |         | Write "1" to clear this bit      |
| 4         | GP1_TYPE         | P0,RO   | GP1 event type                   |
|           |                  |         | 0: event 0 is falling edge       |
|           |                  |         | 1: event 0 is rising edge        |
| 3:2       | RESERVED         | P0,RO   | Reserved                         |
| 1         | GP_PAGE          | P0,RW   | GPIO Registers in 6AH ~ 6FH      |
|           |                  |         | 0: for GP1                       |
|           |                  |         | 1: for GP2                       |
| 0         | PTP_RST          | P0,RW   | PTP Function                     |
|           | _                |         | 0: enable                        |
|           |                  |         | 1: disable                       |

6.53 PTP Clock Control Register (61H)

| Bit | Bit Name  | Default | Description                                                      |
|-----|-----------|---------|------------------------------------------------------------------|
| 7   | IDX_RST   | PS0,RWC | Reset Register 68H Index                                         |
|     | _         |         | Write "1" to clear register 68H index.                           |
|     |           |         | This bit is self-cleared after write                             |
| 6   | RATE_CTL  | PS0,RW  | PTP Rate Control                                                 |
|     |           |         | 0: add                                                           |
|     |           |         | 1: subtract                                                      |
| 5   | PTP_RATE  | PS0,RWC | Write PTP Rate Clock                                             |
|     |           | λ ′     | The continued value of register 68H will be added/subtract to    |
|     |           |         | PTP clock in 2-32ns unit at every system clock                   |
|     |           |         | This bit is self-cleared after write                             |
| 4   | PTP_ADD   | PS0,RWC | Add PTP Clock                                                    |
|     |           |         | The continued value of register 68H will be added to PTP clock   |
|     |           |         | This bit is self-cleared after write                             |
| 3   | PTP_WRITE | PS0,RWC | Write PTP Clock                                                  |
|     |           |         | The continued value of register 68H will be written to PTP clock |
|     |           |         | This bit is self-cleared after write                             |
| 2   | PTP_READ  | PS0,RWC | Read PTP Clock                                                   |
|     |           |         | The PTP clock will read-out from The continued value of          |
|     |           |         | register 68H                                                     |
|     | DTD D16   |         | This bit is self-cleared after write                             |
| 1   | PTP_DIS   | PS0,RW  | PTP Clock Disable                                                |
|     |           |         | Write "1" to disable PTP clock.                                  |
|     | DTD EN    | DOO DIA | Write bit 0 to "1" will clear this bit.                          |
| 0   | PTP_EN    | PS0,RW  | PTP Clock Enable                                                 |







|  | Write "1" to enable PTP clock.          |
|--|-----------------------------------------|
|  | Write bit 1 to "1" will clear this bit. |

6.54 PTP GPIO and TX/RX Control Register (62H)

| Bit | Bit Name   | Default | Description                                                       |
|-----|------------|---------|-------------------------------------------------------------------|
| 7   | INT_MASK   | P0,RW   | PTP Interrupt Mask                                                |
|     | _          |         | 0: Interrupt disabled                                             |
|     |            |         | 1: Interrupt enabled                                              |
| 6   | RESERVED   | P0,R0   | Reserved                                                          |
| 5   | GP2_TE     | P0,RWC  | GP2 Trigger Load or Event Read                                    |
|     |            |         | this bit will be cleared automatically after the loading          |
|     |            |         | completed                                                         |
|     |            | ) /     | For trigger:                                                      |
|     | A          |         | After set this bit, the TIMER in register 68H will be loaded into |
|     | 1119       |         | trigger timer register.                                           |
|     |            |         | For event:                                                        |
|     |            |         | After set this bit, the event timestamp will be loaded into       |
|     |            |         | register 68H.                                                     |
| 4   | GP1_TE     | P0,RWC  | GP1 Trigger Load or Event Read                                    |
|     |            |         | this bit will be cleared automatically after the loading          |
|     |            |         | completed                                                         |
|     |            |         | For trigger:                                                      |
|     |            |         | After set this bit, the TIMER in register 68H will be loaded into |
|     |            |         | trigger timer register.                                           |
|     |            |         | For event:                                                        |
|     |            |         | After set this bit, the event timestamp will be loaded into       |
|     | DE0ED) (ED |         | register 68H.                                                     |
| 3:1 | RESERVED   | P0,RO   | Reserved                                                          |
| 0   | RD_TS      | P0,RWC  | Read TX Time Stamp Clock                                          |







|  | The TX timestamp will read-out to register 68H |  |
|--|------------------------------------------------|--|
|  | This bit is self-cleared after write           |  |

6.55 PTP One Step Check Sum Control Register (63H)

| Bit | Bit Name | Default | Description                                                                                 |
|-----|----------|---------|---------------------------------------------------------------------------------------------|
| 7   | CKSM_DIS | P0,RW   | TX One Step Check Sum disabled 0: enable to update one step check sum 1: disable            |
| 6   | RD68_DIS | P0,RW   | Read REG_68H in One SPI cycle disabled 0: enable continued read in one SPI cycle 1: disable |
| 5:0 | RESERVED | P0,RO   | Reserved                                                                                    |

| 0.30 F I I | Receive Contro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | n i Kegistei | (0411)                                                       |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------|
| Bit        | Bit Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default      | Description                                                  |
| 7          | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P0,RW        | Reserved                                                     |
| 6:5        | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P0,RO        | Reserved                                                     |
| 4          | RXTS_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PS0,RW       | Capture RX Timestamp to RX memory                            |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | The 8-byte RX timestamp is saved between RX header and first |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | RX data.                                                     |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 0: disable                                                   |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 1: enable                                                    |
| 3:2        | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P0,RO        | Reserved                                                     |
| 1:0        | RXTS_FLTR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PS0,RW       | RX Timestamp Control for DA Filter                           |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 00=all packets                                               |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 01=multicast packets                                         |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 10=DA byte 0 is 0x01                                         |
|            | , and the second |              | 11=specified DA packets (see note)                           |

Note: specified DA packets are 01:80:C2:00:00:0E, or 01:1B:19:00:00:00, or 01:00:5E:00:01:81

6.57 PTP One Step Address Offset (65H)

| Bit | Bit Name  | Default | Description                                                     |
|-----|-----------|---------|-----------------------------------------------------------------|
| 7:0 | ADR_1STEP |         | Address offset for TX One-Step                                  |
|     |           | RW      | When TX one-step option enable, the 8-byte TX TimeStamp will be |
|     |           |         | transmitted start from packet data address of this register     |





6.58 PTP One Step Check Sum Address Offset (66H)

| Bit | Bit Name  | Default | Description                                                                                                                                                                                    |
|-----|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ADR_1CKSM | RW      | Address offset for TX One-Step Check Sum When TX one-step check sum option not disabled, the 2-byte TX TimeStamp check sum will be transmitted start from packet data address of this register |

6.59 PTP Clock Period (67H)

| Bit | Bit Name  | Default | Description                            |
|-----|-----------|---------|----------------------------------------|
| 7:0 | CLK_WIDTH | PS28H,  | PTP Clock Period                       |
|     | _         | RW      | The PTP clock is same as system clock. |

#### 6.60 PTP Timestamp Registers (68H)

The index number will be increased after write or read this register.

The all PTP Timestamp can be read in one SPI cycle.

PTP Timestamp Nanosecond 0 Registers (68H)- index 0

|     | The first of the f |         |                             |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------|--|--|--|
| Bit | Bit Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default | Description                 |  |  |  |
| 7:0 | TNS 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PS0,RW  | Timestamp nanosecond[07:00] |  |  |  |

PTP Timestamp Nanosecond 1 Registers (68H)- index 1

| Bit | Bit Name | Default | Description                 |
|-----|----------|---------|-----------------------------|
| 7:0 | TNS 1    | PS0.RW  | Timestamp nanosecond[15:08] |

PTP Timestamp Nanosecond 2 Registers (68H)- index 2

| Bit | Bit Name | Default | Description                 |
|-----|----------|---------|-----------------------------|
| 7:0 | TNS_2    | PS0,RW  | Timestamp nanosecond[23:16] |

PTP Timestamp Nanosecond 3 Registers (68H)- index 3

| Bit | Bit Name | Default | Description                 |
|-----|----------|---------|-----------------------------|
| 7:0 | TNS_3    | PS0,RW  | Timestamp nanosecond[31:24] |

#### PTP Timestamp Second 0 Registers (68H)- index 4



# DM9051A Spec. SPI Fast Ethernet Controller

| Bit | Bit Name | Default | Description             |
|-----|----------|---------|-------------------------|
| 7:0 | TS_0     | PS0,RW  | Timestamp second[07:00] |

PTP Timestamp Second 1 Registers (68H)- index 5

| Bit | Bit Name | Default | Description             |
|-----|----------|---------|-------------------------|
| 7:0 | TS_1     | PS0,RW  | Timestamp second[15:08] |

PTP Timestamp Second 2 Registers (68H)- index 6

| Ī | Bit | Bit Name | Default | Description             |
|---|-----|----------|---------|-------------------------|
|   | 7:0 | TS_2     | PS0,RW  | Timestamp second[23:16] |

PTP Timestamp Second 3 Registers (68H)- index 7

| Bit | Bit Name | Default | Description             |
|-----|----------|---------|-------------------------|
| 7:0 | TS 3     | PS0,RW  | Timestamp second[31:24] |

6.61 PTP Monitor Register (69H)

|     |          | - 1     |                                                                                   |
|-----|----------|---------|-----------------------------------------------------------------------------------|
| Bit | Bit Name | Default | Description                                                                       |
| 7:4 | IDX_68H  | P0,RO   | Index of REG_68H                                                                  |
| 3:1 | RESERVED | P0,RO   | Reserved                                                                          |
| 0   | RD_RAT   | P0,RW   | Read Clock Rate Value                                                             |
|     |          |         | The PTP clock rate will read-out from the continued 5 bytes value of register 68H |
|     | Alli     |         | Byte 1~4 are the clock rate value                                                 |
|     | 1110     |         | Byte 5: 0=positive rate, 1=negative rate                                          |

| 6.62 GP | 6.62 GPIO Control Register (6AH) |         |                                                                                                                       |  |  |
|---------|----------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Bit Name                         | Default | Description                                                                                                           |  |  |
| 7       | GP_ST                            | P0,RWC1 | GP2 trigger/event status 0: disable or trigger completed 1: trigger active or event ready Write "1" to clear this bit |  |  |
| 6       | GP_TYPE                          | P0,RO   | GP2 event type status 0: event 1 is falling edge 1: event 1 is rising edge                                            |  |  |
| 2       | GP_INTEN                         | P0,RW   | GPIO Interrupt Control 0: GPIO interrupt disable 1: GPIO interrupt enable                                             |  |  |







| 1 | TRIG_EN |       | GPIO Trigger/Event Enable Control 0: trigger and event disabled 1: trigger or event enabled |
|---|---------|-------|---------------------------------------------------------------------------------------------|
| 0 | GP_TYPE | P0,RW | GPIO type                                                                                   |
|   |         |       | 0: trigger output mode                                                                      |
|   |         |       | 1: event input mode                                                                         |

6.63 GPIO Trigger/Event Control Register (6BH)

|     | Dit Name  |         |                                        |
|-----|-----------|---------|----------------------------------------|
| Bit | Bit Name  | Default | Description                            |
| 7   | RESERVED  | P0,RO   | Reserved                               |
| 6   | EVENT_LCK | P0,RW   | GPIO Event Timestamp Lock Disable      |
|     |           |         | 0: lock first event, 1: can overwrite, |
| 5   | GP_R_EVT  | P0,RW   | GPIO Event Rise Detect                 |
|     |           |         | 0: no detect rising edge event         |
|     |           |         | 1: detect rising edge eventv           |
| 4   | GP_F_EVT  | P0,RW   | GPIO Event Fall Detect                 |
|     |           |         | 0: no detect falling edge event        |
|     |           |         | 1: detect falling edge event           |
| 3:2 | TRIG_TYPE | P0,RW   | Trigger Output Type                    |
|     |           |         | 00: edge output, 01: edge toggle       |
|     |           |         | 10: single pulse, 11: periodic pulse   |
| 1   | TRIG_POR  | P0,RW   | GPIO Trigger Polarity Control          |
|     |           |         | 0: GPIO trigger output active low      |
|     |           |         | 1: GPIO trigger output active high     |
| 0   | RESERVED  | P0,RO   | Reserved                               |

6.64 GPIO Trigger Asserted Pulse Low Register (6CH)

| Bit | Bit Name  | Default | Description                                         |
|-----|-----------|---------|-----------------------------------------------------|
| 7:0 | PULSE1 LO | P0.RW   | Pulse Width or Periodic Pulse Asserted Period [7:0] |

6.65 GPIO Trigger Asserted Pulse High Register (6DH)

| Bit | Bit Name  | Default | Description                                          |
|-----|-----------|---------|------------------------------------------------------|
| 7:6 | PULSE1_U  | P0,RW   | Pulse Width or Periodic Pulse Asserted Period Unit   |
|     |           |         | 00: 120ns                                            |
|     |           |         | 01: 1us                                              |
|     |           |         | 10: 1ms                                              |
|     |           |         | 11: 1us                                              |
| 5:0 | PULSE1_HI | P0,RW   | Pulse Width or Periodic Pulse Asserted Period [13:8] |

6.66 GPIO Trigger Periodic De-asserted Pulse Low Register (6EH)

| Bit | Bit Name  | Default | Description                            |
|-----|-----------|---------|----------------------------------------|
| 7:0 | PULSE2_LO | P0,RW   | Periodic Pulse Deasserted Period [7:0] |

#### 6.67 GPIO Trigger Periodic De-asserted Pulse High Register (6FH)



# DM9051A Spec. SPI Fast Ethernet Controller

| Bit | Bit Name  | Default | Description                              |  |
|-----|-----------|---------|------------------------------------------|--|
| 7:6 | PULSE2_U  | P0,RW   | Periodic Pulse De-asserted Period Unit   |  |
|     |           |         | 00: 120ns                                |  |
|     |           |         | 01: 1us                                  |  |
|     |           |         | 10: 1ms                                  |  |
|     |           |         | 11: 1us                                  |  |
| 5:0 | PULSE2 HI | P0,RW`  | Periodic Pulse De-asserted Period [13:8] |  |

6.68 Memory Data Pre-Fetch Read Command without Address Increment Register (70H)

| Bit | Bit Name | Default | Description                                                 |
|-----|----------|---------|-------------------------------------------------------------|
| 7:0 | MRCMDX   | X,RO    | Memory Read Command                                         |
|     |          |         | Read data from RX SRAM. After the read of this command, the |
|     |          |         | read pointer of internal SRAM is unchanged. And the DM9051A |
|     |          |         | starts to pre-fetch the SRAM data to internal data buffers. |

6.69 Memory Read Command without Data Pre-Fetch and Address Increment Register (71H)

| Bit | Bit Name | Default | Description                                                   |
|-----|----------|---------|---------------------------------------------------------------|
| 7:0 | MRCMDX1  | X,RO    | Memory Read Command                                           |
|     |          |         | Read data from RX Memory. After the read of this command, the |
|     |          |         | read pointer of RX memory is unchanged. And the DM9051A do    |
|     |          |         | not pre-fetch the memory data.                                |



6.70 Memory Data Read Command with Address Increment Register (72H)

| Bit | Bit Name | Default | Description                                                                                                     |
|-----|----------|---------|-----------------------------------------------------------------------------------------------------------------|
| 7:0 | MRCMD    | X,RO    | Memory Read Command Read data from RX SRAM. After the read of this command, the read pointer is increased by 1. |

6.71 SPI Data Read Delay Counter Register (73H)

| Bit | Bit Name | Default | Description                                                         |
|-----|----------|---------|---------------------------------------------------------------------|
| 7:0 | RD_DLY   | 0,WO    | Read Data Delay Counter                                             |
|     | _        |         | The byte delay counter that first data is valid after command byte. |

6.72 Memory Data Read Address Register (74H~75H)

| Bit | Bit Name | Default | Description                                   |
|-----|----------|---------|-----------------------------------------------|
| 7:0 | MDRAH    | PS0,RW  | Memory Data Read Addresses High Byte          |
|     |          |         | It will be set to 0CH, when IMR bit7 =1 (75H) |
| 7:0 | MDRAL    | PS0,RW  | Memory Data Read Address Low Byte (74H)       |

6.73 Memory Data Write Command without Address Increment Register (76H)

| Bit | Bit Name | Default | Description                                                                             |
|-----|----------|---------|-----------------------------------------------------------------------------------------|
| 7:0 | MWCMDX   | •       | Write Data to TX Memory After the write of this command, the write pointer is unchanged |

6.74 Memory Data Write Command with Address Increment Register (78H)

|     | on this include your time of the state of th |         |                                                                       |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------|--|--|
| Bit | Bit Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default | Description                                                           |  |  |
| 7:0 | MWCMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | X,WO    | Write Data to TX SRAM                                                 |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         | After the write of this command, the write pointer is increased by 1. |  |  |

6.75 Memory Data Write Address Register (7AH~7BH)

| Bit | Bit Name | Default | Description                               |
|-----|----------|---------|-------------------------------------------|
| 7:0 | MDWAH    | PS0,RW  | Memory Data Write Address High Byte (7BH) |
| 7:0 | MDWAL    | PS0,RW  | Memory Data Write Address Low Byte (7AH)  |

6.76 TX Packet Length Register (7CH~7DH)

|     |          | J. C. C. | <u> </u>                         |
|-----|----------|----------|----------------------------------|
| Bit | Bit Name | Default  | Description                      |
| 7:0 | TXPLH    | X,R/W    | TX Packet Length High Byte (7DH) |
| 7:0 | TXPLL    | X,R/W    | TX Packet Length Low Byte (7CH)  |



6.77 Interrupt Status Register (7EH)

| Bit | Bit Name | Default   | Description                       |
|-----|----------|-----------|-----------------------------------|
| 7   | RESERVED | P1,RO     | Reserved                          |
| 6   | RESERVED | RO        | Reserved                          |
| 5   | LNKCHG   | PS0,RW/C1 | Link Status Change                |
|     |          |           | 1 = Affirmative                   |
|     |          |           | 0 = Negative                      |
| 4   | RESERVED | RO        | Reserved                          |
| 3   | ROO      | PS0,RW/C1 | Receive Overflow Counter Overflow |
|     |          |           | 1 = Affirmative                   |
|     |          |           | 0 = Negative                      |
| 2   | ROS      | PS0,RW/C1 | Receive Overflow                  |
|     |          |           | 1 = Affirmative                   |
|     |          |           | 0 = Negative                      |
| 1   | PT       | PS0,RW/C1 | Packet Transmitted                |
|     |          |           | 1 = Affirmative                   |
|     |          |           | 0 = Negative                      |
| 0   | PR       | PS0,RW/C1 | Packet Received                   |
|     |          |           | 1 = Affirmative                   |
|     |          |           | 0 = Negative                      |

6.78 Interrupt Mask Register (7FH)

|     | rrupt wask Regi |         |                                                                     |
|-----|-----------------|---------|---------------------------------------------------------------------|
| Bit | Bit Name        | Default | Description                                                         |
| 7   | PAR             | PS0,RW  | Pointer Auto-Return Mode                                            |
|     |                 |         | Enable the TX/RX memory read/write pointer to automatically         |
|     |                 |         | return to the start address when pointers are over the TX/RX        |
|     |                 |         | memory size. When this bit is set, the MAC register 75H will be set |
|     |                 |         | to 0CH automatically if RX memory size is 13K-byte.                 |
|     |                 |         | 4 - Frankla                                                         |
|     |                 |         | 1 = Enable                                                          |
|     |                 |         | 0 = Disable                                                         |
| 6   | RESERVED        | RO      | Reserved                                                            |
| 5   | LNKCHGI         | PS0,RW  | Enable Link Status Change Interrupt                                 |
|     |                 |         | 1 = Enable                                                          |
|     |                 |         | 0 = Disable                                                         |
| 4   | RESERVED        | RO      | Reserved                                                            |
| 3   | ROOI            | PS0,RW  | Enable Receive Overflow Counter Overflow Interrupt                  |
|     |                 |         | 1 = Enable                                                          |
|     |                 |         | 0 = Disable                                                         |
| 2   | ROI             | PS0,RW  | Enable Receive Overflow Interrupt                                   |
|     |                 |         | 1 = Enable                                                          |
|     |                 |         | 0 = Disable                                                         |
| 1   | PTI             | PS0,RW  | Enable Packet Transmitted Interrupt                                 |
|     |                 |         | 1 = Enable                                                          |
|     |                 |         | 0 = Disable                                                         |
| 0   | PRI             | PS0,RW  | Enable Packet Received Interrupt                                    |
|     |                 |         | 1 = Enable                                                          |
|     |                 |         | 0 = Disable                                                         |



#### 7 EEPROM/EFuse and SPI Command Format

#### 7.1.1 EEPROM Format

| Name                | Word | Offset | Description                                                             |
|---------------------|------|--------|-------------------------------------------------------------------------|
| MAC Address         | 0    | 0~5    | 6 Byte Ethernet Address                                                 |
| Auto Load Control   | 3    | 6~7    | Bit 1:0 = 01: Update vendor ID and product ID from WORD4 and 5.         |
|                     |      |        | Bit 3:2 = 01: Accept setting of WORD6 [15,4:3]                          |
|                     |      |        | Bit 5:4 = 01: Reserved, set to 00 in application                        |
|                     |      |        | Bit 7:6 = 01: Accept setting of WORD7 [3:0]                             |
|                     |      |        | Bit 9:8 = 01: Accept setting of WORD8[3:0]                              |
|                     |      |        | Bit 11:10 = 01: Accept setting of WORD7 [7]                             |
|                     |      |        | Bit 13:12 = 01: Accept setting of WORD7 [9:8]                           |
|                     |      |        | Bit 15:14 = 01: Accept setting of WORD7 [15:12]                         |
| Vendor ID           | 4    | 8~9    | 2 byte vendor ID (Default: 0A46H)                                       |
| Product ID          | 5    | 10~11  | 2 byte product ID (Default: 9051H)                                      |
| Pin Control /       | 6    | 12~13  | When word 3 bit [3:2]=01, these bits can control the INT pins polarity. |
| Control 1           |      |        | Bit 2:0: Reserved; set to 0 in application                              |
|                     |      |        | Bit 3: INT pin is active low when set (default: active high)            |
|                     |      |        | Bit 4: INT pin is open-collected (default: push-pull output)            |
|                     |      |        | Bit 14:5: Reserved; set to 0 in application                             |
|                     |      |        | Bit 15: Enable 802.3az, to MAC register 3FH bit [7]                     |
| Wake-up Mode        | 7    | 14~15  | Bit 0: The WOL pin is active low when set (default: active high)        |
| Control / Control 2 |      |        | Bit 1: The WOL pin is in pulse mode when set (default: push-pull mode)  |
|                     |      |        | Bit 2: Magic wakeup event is enabled when set. (default: disable)       |
|                     |      |        | Bit 3: Link change wakeup event is enabled when set (default disable)   |
|                     |      |        | Bit 6:4: Reserved; set to 0 in application                              |
|                     |      |        | Bit 7:0 = LED mode 0, 1=LED mode 1 (default: mode 0)                    |
|                     |      |        | Bit 8:1 = Internal PHY is enabled after power-on (default: disable)     |
|                     |      |        | Bit 9: Fiber Mode Control; 1= Fiber mode, 0 = TP mode                   |
|                     |      |        | Bit 13:10: Reserved; set to 0 in application                            |
|                     |      |        | Bit 14: Reserved; set to 1 in application                               |
|                     |      |        | Bit 15: Reserved; set to 0 in application                               |
|                     |      |        | Bit 0: Reserved; set to 1 in application.                               |
|                     |      |        | Bit 1: Eliminate SPI_CSB high spike control                             |
| Control 3           | 8    | 16~17  | This bit will be load into MAC register 38H bit 2                       |
|                     |      |        | Bit 3:2: SPI_MISO driving capability                                    |
|                     |      |        | This bit will be load into MAC register 38H bit [6:5]                   |



#### 7.1.2 E-fuse Format

| Name              | Byte  | Description                                                                 |
|-------------------|-------|-----------------------------------------------------------------------------|
| MAC ID SET 1      | 0~5   | 6 Byte Ethernet Address Set 1                                               |
| MAC ID SET 2      | 6~11  | 6 Byte Ethernet Address Set 2                                               |
| MAC ID SET 3      | 12~17 | 6 Byte Ethernet Address Set 3                                               |
|                   |       | Valid if byte 22[5:4] and [3:2] and [1:0] are all not equal to "01"         |
| Vendor ID_LO      | 12    | vendor ID low byte                                                          |
| Vendor ID_HI      | 13    | vendor ID high byte                                                         |
| Product ID_LO     | 14    | product ID low byte                                                         |
| Product ID_HI     | 15    | product ID high byte                                                        |
| SPI Pin control   | 16    | When byte 22 bit [3:2]=01, these bits can be controlled.                    |
|                   |       | Bit 4~0: Reserved, set to 0 in application                                  |
|                   |       | Bit 5: Eliminate SPI_CSB high spike control                                 |
|                   |       | This bit will be load into register 38H bit 2                               |
|                   |       | Bit 7~6: SPI_MISO driving capability                                        |
|                   |       | This bit will be load into register 38H bit [6:5]                           |
| Wake-up mode      | 17    | When byte 22 bit [5:4]=01, these bits can be controlled.                    |
| control           |       | Bit 0: The WOL pin is active low when set                                   |
|                   |       | Bit 1: The WOL pin is in pulse mode when set                                |
|                   |       | Bit 2: Magic wakeup event is enabled when set.                              |
|                   |       | Bit 3: Link change wakeup event is enabled when set                         |
|                   |       | Bit 6~4: Reserved; set to 0 in application Bit 7 = LED mode 0, 1=LED mode 1 |
| TRIM RES          | 18    | Trim Value of internal 500hm Resistor                                       |
| TRIIVI_RES        | 10    | Bit 7~6 = 01: Accept setting of byte 18 [5:0] as trim data PHY 500hm        |
| CODE1             | 19    | Encryption/decryption code 1                                                |
| OODLI             | 10    | Valid if not equal to 0xFF                                                  |
| CODE2             | 20    | Encryption/decryption code 2                                                |
|                   |       | Valid if not equal to 0xFF and CODE1 is not valid.                          |
| CODE3             | 21    | Encryption/decryption code 3                                                |
|                   |       | Valid if not equal to 0xFF and CODE1/2 are not valid.                       |
| Auto Load Control | 22    | When EEPROM is not exist,                                                   |
|                   |       | Bit 1:0 = 01: Update vendor ID and product ID from byte 12~15.              |
|                   |       | Bit 3:2 = 01: Accept setting of byte 16 [7:5]                               |
|                   | A     | Bit 5:4 = 01: Accept setting of byte 17 [7,3:0]                             |
|                   |       | Bit 7:6 = 01: Accept setting of byte 23 [4:0]                               |
|                   |       | When byte 22 bit [7:6]=01, these bits can be controlled.                    |
| K                 |       | Bit 0: 1 = Internal PHY is enabled after power-on                           |
| PHY/IRQ Control   | 23    | Bit 1: PHY Fiber Mode Control; 1= Fiber mode, 0: TP mode                    |
| THITING COILEO    | -     | Bit 2: PHY enable 802.3az, to register 3FH bit [7]                          |
|                   |       | Bit 3: IRQ pin is active low when set                                       |
| Note: bute 0.47   |       | Bit 4: IRQ pin is open-collected                                            |

Note: byte 0~17, and 22~23 valid only if no EEPROM exist.



#### 7.2 SPI Command Format

|                | Commar | nd Phase (MOSI pin) | Data Phase (MOSI pin) |  |  |
|----------------|--------|---------------------|-----------------------|--|--|
| SPI            |        | Byte 0 [7:0]        | Byte 1                |  |  |
|                | Opcode | Register Address    | Register Data         |  |  |
| Register Write | 1      | A6~A0               | D7~D0                 |  |  |

|               | Comma  | nd Phase (MOSI pin) | Data Phase (MISO pin) |  |  |
|---------------|--------|---------------------|-----------------------|--|--|
| SPI           |        | Byte 0 [7:0]        | Byte 1                |  |  |
|               | Opcode | Register Address    | Register Data         |  |  |
| Register Read | 0      | A6~A0               | D7~D0                 |  |  |
| Memory        | 0      | 1110000             | D7~D0                 |  |  |
| Dummy Read    | O      | 1110000             | D7~D0                 |  |  |

|                   | Commar                  | nd Phase (MOSI pin) | Data Phase (MISO pin) |  |  |
|-------------------|-------------------------|---------------------|-----------------------|--|--|
| SPI               |                         | Byte 0 [7:0]        | Byte 1~N              |  |  |
|                   | Opcode Register Address |                     | Memory Data           |  |  |
| Memory Dummy Read | 0                       | 1110001             | (D7-D0)*N (Note 1)    |  |  |
| Without Pre-fetch | U                       | 1110001             | (D7~D0)*N (Note 1)    |  |  |

Note 1: N can be 1~4

|              | Commar    | nd Phase (MOSI pin) | Data Phase (MOSI pin) |  |  |
|--------------|-----------|---------------------|-----------------------|--|--|
| SPI          |           | Byte 0 [7:0]        | Byte 1~N              |  |  |
|              | Opcode    | Register Address    | Memory Data           |  |  |
| Memory Write | 1 1111000 |                     | (D7~D0)*N             |  |  |

|             | Commar | nd Phase (MOSI pin) | Data Phase (MISO pin) |  |  |
|-------------|--------|---------------------|-----------------------|--|--|
| SPI         |        | Byte 0 [7:0]        | Byte 1~N              |  |  |
|             | Opcode | Register Address    | Memory Data           |  |  |
| Memory Read | 0      | 1110010             | (D7~D0)*N             |  |  |



| SPI           | Commar | nd Phase (MOSI pin) | Data Phase (MOSI pin)              |  |  |
|---------------|--------|---------------------|------------------------------------|--|--|
|               |        | Byte 0              | Byte 1~N                           |  |  |
|               | Opcode | Register Address    | Transmit Length and<br>Packet Data |  |  |
| Auto-Transmit | 1      | 1111100             | (D7~D0)*N (see Note2,3)            |  |  |

Note 2:

Byte 1: Transmit Length bit 7~0 of n-byte

Byte 2: FDH

Byte 3: Transmit Length bit 15~8 of n-byte

Byte 4: F8H

Byte 5~n+4: 5~n+4: n-byte transmit data

Note 3: This command burst is used only when register 30H bit 7 is set

|             | Commar | nd Phase (MOSI pin) | Data Phase (MISO pin) |  |  |
|-------------|--------|---------------------|-----------------------|--|--|
| SPI         |        | Byte 0              | Byte 1~N              |  |  |
|             | Opcode | Register Address    | Chip Status Data      |  |  |
| Chip Status | 0      | 1111110             | (D7~D0)*N (see NOTE4) |  |  |

NOTE 4: N can be 1 or 12

Byte 1: ISR (from register 7EH)

Byte 2: NSR (from register 01H, but bit 4 from register 02H bit 0)

Byte 3: RX memory read address 7~0

Byte 4: RX memory read address 15~8

Byte 5: RX memory write address 7~0

Byte 6: RX memory write address 15~8

Byte 7: TX memory read address 7~0

Byte 8: TX memory read address 15~8

Byte 9: TX memory write address 7~0

Byte 10: TX memory write address 15~8

Byte 11: WCR (from register 0FH)

Byte 12: GPR (from register 1FH)

|                | Commar    | nd Phase (MOSI pin) | Data Phase (MISO pin) |  |  |
|----------------|-----------|---------------------|-----------------------|--|--|
| SPI            | )_        | Byte 0              | Byte 1~N              |  |  |
|                | Opcode    | Register Address    | Time Stamp Data       |  |  |
| PTP Time Stamp | 0 1101000 |                     | (D7~D0)*N (see NOTE5) |  |  |

NOTE 5: N can be up to 8, if REG\_63H bit 6 is 0; otherwise N is 1

Byte 1: nanosec bits 7~0

Byte 2: nanosec bits 15~8

Byte 3: nanosec bits 23~16

Byte 4: nanosec bits 29~24

Byte 5: sec bits 7 ~0

Byte 6: sec bits 15~8

Byte 7: sec bits 23~16

Byte 8: sec bits 31~24



### 8. PHY Register Description

| AD<br>D | Name                   | 15           | 14             | 13              | 12               | 11             | 10            | 9            | 8             | 7               | 6               | 5                | 4                       | 3                   | 2               | 1                | 0                   |
|---------|------------------------|--------------|----------------|-----------------|------------------|----------------|---------------|--------------|---------------|-----------------|-----------------|------------------|-------------------------|---------------------|-----------------|------------------|---------------------|
| 00      | CONTROL                | Reset        | Loop<br>back   | Speed select    | Auto-N<br>Enable | Power<br>Down  |               |              |               |                 |                 | Reserved         |                         |                     |                 |                  |                     |
|         |                        | 0            | 0              | 1               | 1                | 0              |               |              |               | 000 0000        |                 |                  |                         |                     |                 |                  |                     |
| 01      | STATUS                 | T4<br>Cap.   | TX FDX<br>Cap. | TX HDX<br>Cap.  | 10 FDX<br>Cap.   | 10 HDX<br>Cap. |               | Rese         | erved         |                 | Pream.<br>Supr. | Auto-N<br>Compl. | Remot<br>e<br>Fault     | Auto-N<br>Cap.      | Link<br>Status  | Jabber<br>Detect | Extd<br>Cap.        |
|         |                        | 0            | 1              | 1               | 1                | 1              |               | 00           | 00            |                 | 1               | 0                | 0                       | _1_                 | 0               | 0                | 1                   |
| 02      | PHYID1                 | 0            | 0              | 0               | 0                | 0              | 0             | 0            | 1             | 1               | 0               | 0                | 0                       | 0                   | 0               | 0                | 0                   |
| 03      | PHYID2                 | 1            | 0              | 1               | 1                | 1              | 0             |              |               | Model No        | ).              |                  |                         |                     | Version N       | 0.               |                     |
| L.      |                        |              |                |                 |                  |                |               |              |               | 001010          |                 |                  |                         |                     | 0000            |                  |                     |
| 04      | Auto-Neg.<br>Advertise | Next<br>Page | FLP Rcv<br>Ack | Remote<br>Fault | Rese             | rved           | FC<br>Adv     | T4<br>Adv    | TX FDX<br>Adv | TX HDX<br>Adv   | 10 FDX<br>Adv   | 10 HDX<br>Adv    |                         | Advertised          | d Protocol S    | Selector Fiel    | d                   |
| 05      | Link Part.<br>Ability  | LP<br>Next   | LP<br>Ack      | LP<br>RF        | Rese             | rved           | LP<br>FC      | LP<br>T4     | LP<br>TX FDX  | LP<br>TX HDX    | LP<br>10 FDX    | LP<br>10 HDX     |                         | Link Partne         | er Protocol (   | Selector Fie     | :ld                 |
| 06      | Auto-Neg.              | Page         |                |                 |                  |                | Reserved      | 1            |               |                 |                 |                  | Pardet                  | LP Next             | Next Pg         | New Pg           | LP AutoN            |
|         | Expansion              |              |                |                 |                  | _              |               |              | l             |                 |                 |                  | Fault                   | Pg Able             | Able            | Rcv              | Сар.                |
| 16      | Specified<br>Config.   | BP<br>4B5B   | BP<br>SCR      | BP<br>ALIGN     | BP_ADP<br>OK     | Repeater       | TX            | FEF_EN       | RMII_E<br>N   | Force<br>100LNK | TST_SE<br>L0    | LEDCOL_<br>SEL   | RPDC<br>TR-EN           | Reset<br>St. Mch    | Pream.<br>Supr. | Sleep<br>mode    | Remote<br>LoopOut   |
| 17      | Specified              | 100          | 100            | 10              |                  | EEE_en         | Reverse       | Reverse      |               |                 | Y ADDR          |                  |                         |                     |                 | nitor Bit [3:0   |                     |
|         | Conf/Stat              | FDX          | HDX            | FDX             |                  |                | d             | d            |               |                 |                 |                  |                         | _                   |                 |                  |                     |
| 18      | 10T<br>Conf/Stat       | Rsvd         | LP<br>Enable   | HBE<br>Enable   | SQUE<br>Enable   | JAB<br>Enable  | 10T<br>Serial |              |               |                 |                 | Reserved         | $\mathcal{N}_{\lambda}$ |                     |                 |                  | Polarity<br>Reverse |
| 19      | PWDOR                  |              |                |                 | Reserved         | i              |               |              | PD10D<br>V    | R PD100         | )I PDch         | ip PDcm          | PDaeq                   | PDdrv               | PDedi           | PDeclo           | PD10                |
| 20      | Specified config       | TSTSE        | 1 TSTSE2       | FORCE_<br>TXSD  | FORCE_<br>FEF    | PREAM<br>BLEX  | TX10M_<br>PWR | NWAY_<br>PWR | Reserve       | ed MDIX_0       | C AutoN         |                  | Mdix_do<br>wn           | MonSel <sup>2</sup> | 1 MonSel0       | Rmii_acc         | PD_valu<br>e        |
| 21      | MDINTR                 | Int_sts      | Reserve        | Reserve         | Reverse<br>d     | Fdx_ms         | Spd_msk       | Lnk_msl      | < Int_msl     | k Reserv        |                 |                  | Fdx_chg                 | Spd_cho             | g Lnk_chg       | Reserve          | Int_sts             |
| 22      | RCVER                  |              |                |                 |                  |                |               |              | Receiver      | Error Cour      |                 |                  |                         |                     |                 |                  | 1                   |
|         |                        |              |                |                 |                  |                |               |              |               |                 | ,               |                  |                         |                     |                 |                  |                     |
| 23      | DIS_conne<br>ct        |              |                |                 | Rev              | ersed          |               | X            |               | 7               |                 |                  | Disconne                | ect_counte          | r               |                  |                     |
| 24      | RSTLH                  | Lh_led_      | _ Lh_mdin      | t Lh_cabst      | Lh_isolat        | Lh_mii         | Lh_seril1     | Lh_repe      | a Lh_test     | m Lh_op2        | 2 Lh_op         | o1 Lh_op0        | Lh_phya                 | Lh_phya             | a Lh_phya       | Lh_phya          | Lh_phya             |
|         |                        | mode         | r              | s               | е                |                | 0             | ter          | ode           |                 |                 |                  | d4                      | d3                  | d2              | d1               | d0                  |
| 25      | RADVR                  |              |                | •               |                  |                |               |              | Re            | eserved         | •               |                  |                         |                     |                 |                  |                     |
| 26      | RLPAR                  |              |                | . 6             |                  |                | A             |              | Re            | eserved         |                 |                  |                         |                     |                 |                  |                     |
| 27      | DSPCR                  |              | FIL CT         | L               |                  | reser          | ved           |              | CAF           | BLE LEN         |                 | F                | ILTERR                  |                     |                 | Reserved         |                     |
|         |                        |              |                | (>)             |                  |                |               |              |               | _               |                 |                  |                         |                     |                 |                  |                     |
| 28      | RGCR                   |              |                | Reserve         | ed               |                |               |              | R             | EG CTL          |                 |                  |                         |                     | Reserved        | 1                |                     |
| 29      | PSCR                   | -            | Reserve        |                 | LPI              | preamble       | e amplitud    | TX PV        |               |                 |                 |                  | Reserved                | 4                   |                 |                  |                     |
| 25      | 1 001                  |              | Tioscive       |                 |                  | Х              | e R           |              |               |                 |                 |                  |                         |                     |                 |                  |                     |
| 30      | MONITOR                |              |                |                 |                  |                |               |              | Re            | eserved         |                 |                  |                         |                     |                 |                  |                     |
| 31      | PAGE                   |              |                |                 |                  |                |               |              | Pag           | e Number        |                 |                  |                         |                     |                 |                  |                     |
| H       | T0T                    |              |                |                 |                  |                |               |              |               |                 |                 |                  |                         | 1                   |                 |                  |                     |
| 1.      | TOTCR                  |              | Reserve        | ed              |                  | F_TF           | KIM           |              |               |                 | Rese            | rved             |                         |                     |                 | TRIM             |                     |
| 17      |                        |              |                |                 |                  |                |               |              |               |                 |                 |                  |                         |                     |                 |                  |                     |
| ш       |                        |              |                |                 | - 1              |                |               |              |               |                 |                 |                  |                         |                     |                 |                  |                     |

**Key to Default** 

**Key to Default** 



DM9051A Spec.
SPI Fast Ethernet Controller
In the register description that follows, the default column takes the form:

<Reset Value>:

<Access Type>:

Bit set to logic one Bit set to logic zero 0

RO = Read Only RW = Read/Write

No default value Χ

(PIN#) Value latched in from pin # at reset

<Attribute(s)>:

SC = Self clearing

P = Value permanently set

LL = Latching low

LH = Latching high



8.1 Basic Mode Control Register (BMCR) - 00H

|     | c Mode Control             |          | 3MCR) - 00H                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name                   | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 15  | Reset                      | 0, RW/SC | Reset 1=Software reset 0=Normal operation                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |                            |          | This bit sets the status and controls the PHY registers to their default states. This bit, which is self-clearing, will keep returning a value of one until the reset process is completed.                                                                                                                                                                                                                                                              |
| 14  | Loopback                   | 0, RW    | Loopback Loopback control register 1 = Loopback enabled 0 = Normal operation                                                                                                                                                                                                                                                                                                                                                                             |
|     |                            |          | When in 100Mbps operation mode, setting this bit may cause the descrambler to lose synchronization and produce a 1300ms "dead time" before any valid data appear at the MII receive outputs.                                                                                                                                                                                                                                                             |
| 13  | Speed Selection            | 1, RW    | Speed select 1 = 100Mbps 0 = 10Mbps                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     |                            |          | Link speed may be selected either by this bit or by Auto-Negotiation.<br>When Auto-Negotiation is enabled and bit 12 is set, this bit will return<br>Auto-Negotiation selected media type.                                                                                                                                                                                                                                                               |
| 12  | Auto-Negotiation<br>Enable | 1, RW    | Auto-Negotiation enable 1 = Auto-Negotiation is enabled, bit 8 and 13 will be in Auto-Negotiation status                                                                                                                                                                                                                                                                                                                                                 |
| 11  | Power Down                 | 0, RW    | Power Down While in the power down state, the PHY should respond to management transactions. During the transition to power down state and while in the power down state, the PHY should not generate spurious signals on the MII.                                                                                                                                                                                                                       |
|     |                            |          | 1 = Power down<br>0 = Normal operation                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10  | Isolate                    | 0,RW     | Isolate  1 = Isolates the PHY from the MII with the exception of the serial management. (When this bit is asserted, the PHY does not respond to the TXD[0:3], TX_EN, and TX_ER inputs, and it shall present a high impedance on its TX_CLK, RX_CLK, RX_DV, RX_ER, RX[0:3], COL and CRS outputs. When PHY is isolated from the MII it shall respond to the management transactions)  0 = Normal operation                                                 |
| 9   | Restart                    | 0,RW/SC  | Restart Auto-Negotiation                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9   | Auto-Negotiation           | U,RVV/OC | 1 = Restart Auto-Negotiation. Re-initiates the Auto-Negotiation process. When Auto-Negotiation is disabled (bit 12 of this register cleared), this bit has no function and it should be cleared. This bit is self-clearing and it will keep returning a value of 1 until Auto-Negotiation is initiated by the PHY. The operation of the Auto-Negotiation process will not be affected by the management entity that clears this bit 0 = Normal operation |



| 8   | Duplex Mode    | 1,RW | Duplex Mode  1 = Full-Duplex operation. Duplex selection is allowed when Auto-Negotiation is disabled (bit 12 of this register is cleared). With Auto-Negotiation enabled, this bit reflects the duplex capability selected by Auto-Negotiation  0 = Normal operation |
|-----|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Collision Test | 0,RW | Collision Test  1 = Collision test enabled. When set, this bit will cause the COL signal to be asserted in response to the assertion of TX_EN  0 = Normal operation                                                                                                   |
| 6:0 | RESERVED       | 0,RO | Reserved Write as 0, ignore on read                                                                                                                                                                                                                                   |

8.2 Basic Mode Status Register (BMSR) - 01H

| Bit  | Bit Name         | Default  | Description                                                        |  |  |
|------|------------------|----------|--------------------------------------------------------------------|--|--|
| 15   | 100BASE-T4       | 0,RO/P   | 100BASE-T4 Capable                                                 |  |  |
|      |                  |          | 1 = Able to perform in 100BASE-T4 mode                             |  |  |
|      |                  |          | 0 = Not able to perform in 100BASE-T4 mode                         |  |  |
| 14   | 100BASE-TX       | 1,RO/P   | 100BASE-TX Full-Duplex Capable                                     |  |  |
|      | Full-Duplex      |          | 1 = Able to perform 100BASE-TX in Full-Duplex mode                 |  |  |
|      |                  |          | 0 = Not able to perform 100BASE-TX in Full-Duplex mode             |  |  |
| 13   | 100BASE-TX       | 1,RO/P   | 100BASE-TX Half-Duplex Capable                                     |  |  |
|      | Half-Duplex      |          | 1 = Able to perform 100BASE-TX in Half-Duplex mode                 |  |  |
|      |                  |          | 0 = Not able to perform 100BASE-TX in Half-Duplex mode             |  |  |
| 12   | 10BASE-T         | 1,RO/P   | 10BASE-T Full-Duplex Capable                                       |  |  |
|      | Full-Duplex      |          | 1 = Able to perform 10BASE-T in Full-Duplex mode                   |  |  |
|      |                  |          | 0 = Not able to perform 10BASE-TX in Full-Duplex mode              |  |  |
| 11   | 10BASE-T         | 1,RO/P   | 10BASE-T Half-Duplex Capable                                       |  |  |
|      | Half-Duplex      |          | 1 = Able to perform 10BASE-T in Half-Duplex mode                   |  |  |
|      |                  |          | 0 = Not able to perform 10BASE-T in Half-Duplex mode               |  |  |
| 10:7 | RESERVED         | 0,RO     | Reserved                                                           |  |  |
|      |                  |          | Write as 0, ignore on read                                         |  |  |
| 6    | MF Preamble      | 0,RO     | MII Frame Preamble Suppression                                     |  |  |
|      | Suppression      |          | 1 = PHY will accept management frames with preamble suppressed     |  |  |
|      |                  |          | 0 = PHY will not accept management frames with preamble            |  |  |
|      |                  |          | suppressed                                                         |  |  |
| 5    | Auto-Negotiation | 0,RO     | Auto-Negotiation Complete                                          |  |  |
|      | Complete         | <b>\</b> | 1 = Auto-Negotiation process completed                             |  |  |
|      |                  |          | 0 = Auto-Negotiation process not completed                         |  |  |
| 4    | Remote Fault     | 0,RO/LH  | Remote Fault                                                       |  |  |
|      |                  |          | 1 = Remote fault condition detected (cleared on read or by a chip  |  |  |
|      |                  |          | reset). Fault criteria and detection method is PHY                 |  |  |
|      |                  |          | implementation specific. This bit will set after the RF bit in the |  |  |
|      |                  |          | ANLPAR (bit 13, register address 05H) is set                       |  |  |
|      |                  |          | 0 = No remote fault condition detected                             |  |  |



| 3 | Auto-Negotiation       | 1,RO/P  | Auto Configuration Ability                                                                                                                                                                                                                                         |  |  |  |
|---|------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|   | Ability                |         | 1 = Able to perform Auto-Negotiation                                                                                                                                                                                                                               |  |  |  |
|   |                        |         | 0 = Not able to perform Auto-Negotiation                                                                                                                                                                                                                           |  |  |  |
| 2 | Link Status            | 0,RO/LL | Link Status  1 = Valid link is established (for either 10Mbps or 100Mbps operation)  0 = Link is not established  The link status bit is implemented with a latching function, so that the occurrence of a link failure condition causes the link status bit to be |  |  |  |
|   |                        |         | cleared and remain cleared until it is read via the management interface.                                                                                                                                                                                          |  |  |  |
| 1 | Jabber Detect          | 0,RO/LH | Jabber Detect 1 = Jabber condition detected 0 = No jabber                                                                                                                                                                                                          |  |  |  |
|   |                        |         | This bit is implemented with a latching function. Jabber conditions will set this bit unless it is cleared by a read to this register through a management interface or a PHY reset. This bit works only in 10Mbps mode.                                           |  |  |  |
| 0 | Extended<br>Capability | 1,RO/P  | Extended Capability: 1 = Extended register capable 0 = Basic register capable only                                                                                                                                                                                 |  |  |  |

#### 8.3 PHY ID Identifier Register #1 (PHYID1) - 02H

The PHY Identifier Registers #1 and #2 work together in a single identifier of the DM9051A. The Identifier consists of a concatenation of the Organizationally Unique Identifier (OUI), a vendor's model number, and a model revision number. DAVICOM Semiconductor's IEEE assigned OUI is 00606E.

| Bit  | Bit Name | Default | Description                                                                                                                                                           |
|------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.0 | OUI_MSB  |         | OUI Most Significant Bits This register stores bit 3 to 18 of the OUI (00606E) to bit 15 to 0 of this register respectively. The most significant two bits of the OUI |
|      |          |         | are ignored (the IEEE standard refers to these as bit 1 and 2).                                                                                                       |

8.4 PHY ID Identifier Register #2 (PHYID2) - 03H

| Bit   | Bit Name | Default         | Description                                                                                                            |
|-------|----------|-----------------|------------------------------------------------------------------------------------------------------------------------|
| 15:10 | OUI_LSB  | 101110,<br>RO/P | OUI Least Significant Bits: Bit 19 to 24 of the OUI (00606E) are mapped to bit 15 to 10 of this register respectively. |
| 9:4   | VNDR_MDL | 001010,<br>RO/P | Vendor Model Number Six bits of vendor model number mapped to bit 9 to 4 (most significant bit to bit 9).              |
| 3:0   | MDL_REV  | 0000,<br>RO/P   | Model Revision Number Four bits of vendor model revision number mapped to bit 3 to 0 (most significant bit to bit 3).  |



#### 8.5 Auto-Negotiation Advertisement Register (ANAR) – 04H

This register contains the advertised abilities of this DM905(I) device as they will be transmitted to its link

| partner di | uring Auto-Negoti | ation. |
|------------|-------------------|--------|
| D:4        | D'4 Massa         |        |

| Bit   | Bit Name   | Default   | Description                                                            |
|-------|------------|-----------|------------------------------------------------------------------------|
| 15    | NP         | 0,RO/P    | Next Page Indication                                                   |
|       |            |           | 1 = Next page available                                                |
|       |            |           | 0 = No next page available                                             |
|       |            |           | The PHY has no next page, so this bit is permanently set to 0.         |
| 14    | ACK        | 0,RO      | Acknowledge                                                            |
|       |            |           | 1 = Link partner ability data reception acknowledged                   |
|       |            |           | 0 = Not acknowledged                                                   |
|       |            |           | The PHY's Auto-Negotiation state machine will automatically control    |
|       |            |           | this bit in the outgoing FLP bursts and set it at the appropriate time |
|       |            |           | during the Auto-Negotiation process. Software should not attempt to    |
|       |            |           | write to this bit.                                                     |
| 13    | RF         | 0,RW      | Remote Fault                                                           |
|       |            |           | 1 = Local device senses a fault condition                              |
|       |            |           | 0 = No fault detected                                                  |
| 12:11 | RESERVED   | X,RW      | Reserved                                                               |
|       |            |           | Write as 0, ignore on read                                             |
| 10    | FCS        | 0,RW      | Flow Control Support                                                   |
|       |            |           | 1 = Controller chip supports flow control ability                      |
|       | <b>T</b> 4 | 0.00/0    | 0 = Controller chip doesn't support flow control ability               |
| 9     | T4         | 0,RO/P    | 100BASE-T4 Support                                                     |
|       |            |           | 1 = 100BASE-T4 is supported by the local device                        |
|       |            |           | 0 = 100BASE-T4 is not supported                                        |
|       |            |           | The PHY does not support 100BASE-T4 so this bit is permanently         |
|       |            |           | set to 0                                                               |
| 8     | TX_FDX     | 1,RW      | 100BASE-TX Full-Duplex Support                                         |
|       |            |           | 1 = 100BASE-TX Full-Duplex is supported by the local device            |
|       |            |           | 0 = 100BASE-TX Full-Duplex is not supported                            |
| 7     | TX_HDX     | 1,RW      | 100BASE-TX Support                                                     |
|       |            | 1         | 1 = 100BASE-TX is supported by the local device                        |
|       |            |           | 0 = 100BASE-TX is not supported                                        |
| 6     | 10_FDX     | 1,RW      | 10BASE-T Full-Duplex support                                           |
|       |            |           | 1 = 10BASE-T Full-Duplex is supported by the local device              |
| _     |            |           | 0 = 10BASE-T Full-Duplex is not supported                              |
| 5     | 10_HDX     | 1,RW      | 10BASE-T Support                                                       |
|       | A          |           | 1 = 10BASE-T is supported by the local device                          |
| 4:0   | Colbester  | 00004 DV4 | 0 = 10BASE-T is not supported                                          |
| 4:0   | Selector   | 00001,RW  | Protocol Selection Bits                                                |
|       |            |           | These bits contain the binary encoded protocol selector supported      |
|       |            |           | by this node.                                                          |
|       |            |           | <00001> indicates that this device supports IEEE 802.3 CSMA/CD.        |



#### 8.6 Auto-Negotiation Link Partner Ability Register (ANLPAR) - 05H

This register contains the advertised abilities of the link partner when received during Auto-Negotiation.

| Bit   | Bit Name  | Default  | Description                                                                         |  |  |  |
|-------|-----------|----------|-------------------------------------------------------------------------------------|--|--|--|
| 15    | NP        | 0,RO     | Next Page Indication                                                                |  |  |  |
|       |           |          | 1 = Link partner, next page available<br>0 = Link partner, no next page available   |  |  |  |
| 14    | ACK       | 0,RO     | Acknowledge                                                                         |  |  |  |
| 1-7   | 7.01      | 0,110    | 1 = Link partner ability data reception acknowledged                                |  |  |  |
|       |           |          | 0 = Not acknowledged                                                                |  |  |  |
|       |           |          | The PHY's Auto-Negotiation state machine will automatically control                 |  |  |  |
|       |           |          | this bit from the incoming FLP bursts. Software should not attempt                  |  |  |  |
|       |           |          | to write to this bit.                                                               |  |  |  |
| 13    | RF        | 0,RO     | Remote Fault                                                                        |  |  |  |
|       |           |          | 1 = Remote fault indicated by link partner                                          |  |  |  |
| 40.44 | DEOED\/ED | V D0     | 0 = No remote fault indicated by link partner                                       |  |  |  |
| 12:11 | RESERVED  | X,RO     | Reserved Write as 0, ignore on read                                                 |  |  |  |
| 10    | FCS       | 0,RW     | Flow Control Support                                                                |  |  |  |
| 10    | 1 00      | 0,1200   | 1 = Controller chip supports flow control ability by link partner                   |  |  |  |
|       |           |          | 0 = Controller chip doesn't support flow control ability by link partner            |  |  |  |
| 9     | T4        | 0,RO     | 100BASE-T4 Support                                                                  |  |  |  |
|       |           |          | 1 = 100BASE-T4 is supported by the link partner                                     |  |  |  |
|       |           |          | 0 = 100BASE-T4 is not supported by the link partner                                 |  |  |  |
| 8     | TX_FDX    | 0,RO     | 100BASE-TX Full-Duplex Support                                                      |  |  |  |
|       |           |          | 1 = 100BASE-TX Full-Duplex is supported by the link partner                         |  |  |  |
| 7     | TX_HDX    | 0,RO     | 0 = 100BASE-TX Full-Duplex is not supported by the link partner  100BASE-TX Support |  |  |  |
| ′     | IV_UDY    | U,RO     | 1 = 100BASE-TX Half-Duplex is supported by the link partner                         |  |  |  |
|       |           |          | 0 = 100BASE-TX Half-Duplex is supported by the link partner                         |  |  |  |
| 6     | 10 FDX    | 0,RO     | 10BASE-T Full-Duplex Support                                                        |  |  |  |
|       |           | 3,       | 1 = 10BASE-T Full-Duplex is supported by the link partner                           |  |  |  |
|       |           |          | 0 = 10BASE-T Full-Duplex is not supported by the link partner                       |  |  |  |
| 5     | 10_HDX    | 0,RO     | 10BASE-T Support                                                                    |  |  |  |
|       |           | 1        | 1 = 10BASE-T Half-Duplex is supported by the link partner                           |  |  |  |
| 4.0   |           | 2222252  | 0 = 10BASE-T Half-Duplex is not supported by the link partner                       |  |  |  |
| 4:0   | Selector  | 00000,RO | Protocol Selection Bits                                                             |  |  |  |
|       |           |          | Link partner's binary encoded protocol selector.                                    |  |  |  |



8.7 Auto-Negotiation Expansion Register (ANER) - 06H

| Bit  | Bit Name   | Default | Description                                                        |
|------|------------|---------|--------------------------------------------------------------------|
| 15:5 | RESERVED   | X,RO    | Reserved                                                           |
|      |            |         | Write as 0, ignore on read                                         |
| 4    | PDF        | 0,RO/LH | Local Device Parallel Detection Fault                              |
|      |            |         | 1 = A fault detected via parallel detection function               |
|      |            |         | 0 = No fault detected via parallel detection function              |
| 3    | LP_NP_ABLE | 0,RO    | Link Partner Next Page Able                                        |
|      |            |         | 1 = Link partner, next page available                              |
|      |            |         | 0 = Link partner, no next page                                     |
| 2    | NP_ABLE    | 0,RO/P  | Local Device Next Page Able                                        |
|      |            |         | 1 = Next page available                                            |
|      |            |         | 0 = No next page                                                   |
| 1    | PAGE_RX    | 0,RO/LH | New Page Received                                                  |
|      |            |         | A new link code word page received. This bit will be automatically |
|      |            |         | cleared when the register (register 6H) is read by management.     |
| 0    | LP_AN_ABLE | 0,RO    | Link Partner Auto-Negotiation Able                                 |
|      |            |         | A "1" in this bit indicates that the link partner supports         |
|      |            |         | Auto-Negotiation.                                                  |

8.8 DAVICOM Specified Configuration Register (DSCR) - 10H

| Bit      | Bit Name   | Default | Description                                                                                                                                                                                                      |  |  |  |
|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15       | BP_4B5B    | 0,RW    | Bypass 4B5B Encoding and 5B4B Decoding                                                                                                                                                                           |  |  |  |
|          |            |         | 1 = 4B5B encoder and 5B4B decoder function bypassed                                                                                                                                                              |  |  |  |
|          |            |         | 0 = Normal 4B5B and 5B4B operation                                                                                                                                                                               |  |  |  |
| 14       | BP_SCR     | 0,RW    | Bypass Scrambler/Descrambler Function                                                                                                                                                                            |  |  |  |
|          |            |         | 1 = Scrambler and descrambler function bypassed                                                                                                                                                                  |  |  |  |
|          |            | 2 = 111 | 0 = Normal scrambler and descrambler operation                                                                                                                                                                   |  |  |  |
| 13       | BP_ALIGN   | 0,RW    | Bypass Symbol Alignment Function  1 = Receive functions (descrambler, symbol alignment and symbol decoding functions) bypassed. Transmit functions (symbol encoder and scrambler) bypassed  0 = Normal operation |  |  |  |
| 12       | BP ADPOK   | 0,RW    | BYPASS ADPOK                                                                                                                                                                                                     |  |  |  |
|          |            |         | Force signal detector (SD) active. This register is for debug only, not release to customer.                                                                                                                     |  |  |  |
|          |            |         | 1 = Force SD is OK                                                                                                                                                                                               |  |  |  |
|          | K V        |         | 0 = Normal operation                                                                                                                                                                                             |  |  |  |
| 11       | RESERVED   | 0,RO    | Reserved                                                                                                                                                                                                         |  |  |  |
|          |            |         | Write as 0, ignore on read.                                                                                                                                                                                      |  |  |  |
| 10       | TX         | 1,RW    | 100BASE-TX or FX Mode Control                                                                                                                                                                                    |  |  |  |
|          |            |         | 1 = 100BASE-TX operation                                                                                                                                                                                         |  |  |  |
|          |            |         | 0 = 100BASE-FX operation                                                                                                                                                                                         |  |  |  |
| 9        | RESERVED   | 0,RO    | Reserved                                                                                                                                                                                                         |  |  |  |
| 8        | RESERVED   | 0,RO    | Reserved                                                                                                                                                                                                         |  |  |  |
|          |            |         | Write as 0, ignore on read.                                                                                                                                                                                      |  |  |  |
|          |            |         | Force Good Link in 100Mbps                                                                                                                                                                                       |  |  |  |
| 7        | F_LINK_100 | 0,RW    | 1 = Force 100Mbps good link status                                                                                                                                                                               |  |  |  |
| <b>'</b> |            | J,1 (VV | 0 = Normal 100Mbps operation                                                                                                                                                                                     |  |  |  |
|          |            |         | This bit is useful for diagnostic purposes.                                                                                                                                                                      |  |  |  |
| 6        | RESERVED   | 0,RO    | Reserved                                                                                                                                                                                                         |  |  |  |
| U        | NEGLINVED  | 0,110   | Write as 0, ignore on read.                                                                                                                                                                                      |  |  |  |
| 5        | RESERVED   | 0,RO    | Reserved Write as 0, ignore on read.                                                                                                                                                                             |  |  |  |
|          |            |         | write as 0, ignore on read.                                                                                                                                                                                      |  |  |  |



| 4 | RPDCTR-EN | 1,RW  | Reduced Power Down Control Enable                                                                                             |
|---|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------|
|   |           |       | This bit is used to enable automatic reduced power down.                                                                      |
|   |           |       | 1 = Enable automatic reduced power down                                                                                       |
|   |           |       | 0 = Disable automatic reduced power down                                                                                      |
| 3 | SMRST     | 0,RW  | Reset state machine                                                                                                           |
|   |           |       | When writes 1 to this bit, all state machines of PHY will be reset.                                                           |
|   |           |       | This bit is self-clear after reset is completed.                                                                              |
| 2 | MFPSC     | 1,RW  | MF Preamble Suppression Control                                                                                               |
|   |           |       | MII frame preamble suppression control bit.                                                                                   |
|   |           |       | 1 = MF preamble suppression bit on                                                                                            |
|   |           |       | 0 = MF preamble suppression bit off                                                                                           |
| 1 | SLEEP     | 0,RW  | Sleep Mode                                                                                                                    |
|   |           |       | Writing a 1 to this bit will cause PHY entering the Sleep mode and                                                            |
|   |           |       | power down all circuit except oscillator and clock generator circuit.                                                         |
|   |           |       | When waking up from Sleep mode (write this bit to 0), the                                                                     |
|   |           |       | configuration will go back to the state before sleep; but the state                                                           |
|   |           |       | machine will be reset.                                                                                                        |
| 0 | RLOUT     | 0, RW | Remote Loop out Control                                                                                                       |
|   |           |       | When this bit is set to 1, the received data will loop out to the transmit channel. This is useful for bit error rate testing |

8.9 DAVICOM Specified Configuration and Status Register (DSCSR) - 11H

| Bit  | Bit Name    | Default  | Description                                                                                                                                                                                                                                                                                                                                   |
|------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | 100FDX      | 1,RO     | 100M Full-Duplex Operation Mode After Auto-Negotiation is completed, results will be written to this bit. If this bit is 1, it means the operation 1 mode is a 100M Full-Duplex mode. The software can read bit[15:12] to see which mode is selected after Auto-Negotiation. This bit is invalid when it is not in the Auto-Negotiation mode. |
| 14   | 100HDX      | 1,RO     | After auto-negotiation is completed, results will be written to this bit. If this bit is 1, it means the operation 1 mode is a 100M Half-Duplex mode. The software can read bit[15:12] to see which mode is selected after Auto-Negotiation. This bit is invalid when it is not in the Auto-Negotiation mode.                                 |
| 13   | 10FDX       | 1,RO     | 10M Full-Duplex Operation Mode After Auto-Negotiation is completed, results will be written to this bit. If this bit is 1, it means the operation 1 mode is a 10M Full-Duplex mode. The software can read bit[15:12] to see which mode is selected after Auto-Negotiation. This bit is invalid when it is not in the Auto-Negotiation mode.   |
| 12   | 10HDX       | 1,RO     | 10M Half-Duplex Operation Mode After Auto-Negotiation is completed, results will be written to this bit. If this bit is 1, it means the operation 1 mode is a 10M Half-Duplex mode. The software can read bit[15:12] to see which mode is selected after Auto-Negotiation. This bit is invalid when it is not in the Auto-Negotiation mode.   |
| 11:9 | RESERVED    | 0,RO     | Reserved Write as 0, ignore on read.                                                                                                                                                                                                                                                                                                          |
| 8:4  | PHYADR[4:0] | 00001,RW | PHY Address Bit 4:0 The first PHY address bit transmitted or received is the MSB of the address (bit 4). A station management entity connected to multiple PHY entities must know the appropriate address of each PHY.                                                                                                                        |





| 3:0 | ANMB[3:0] | 0,RO | Auto-Negotiation Monitor Bits  These bits are for debug only. The Auto-Negotiation status will be written to these bits. |    |    |    |                                         |
|-----|-----------|------|--------------------------------------------------------------------------------------------------------------------------|----|----|----|-----------------------------------------|
|     |           |      | b3                                                                                                                       | b2 | b1 | b0 |                                         |
|     |           |      | 0                                                                                                                        | 0  | 0  | 0  | In IDLE state                           |
|     |           |      | 0                                                                                                                        | 0  | 0  | 1  | Ability match                           |
|     |           |      | 0                                                                                                                        | 0  | 1  | 0  | Acknowledge match                       |
|     |           |      | 0                                                                                                                        | 0  | 1  | 1  | Acknowledge match fail                  |
|     |           |      | 0                                                                                                                        | 1  | 0  | 0  | Consistency match                       |
|     |           |      | 0                                                                                                                        | 1  | 0  | 1  | Consistency match fail                  |
|     |           |      | 0                                                                                                                        | 1  | 1  | 0  | Parallel detects signal_link_ready      |
|     |           |      | 0                                                                                                                        | 1  | 1  | 1  | Parallel detects signal_link_ready fail |
|     |           |      | 1                                                                                                                        | 0  | 0  | 0  | Auto-Negotiation completed successfully |

8.10 10BASE-T Configuration/Status (10BTCSR) - 12H

| Bit  | Bit Name | Default | Description                                                                                                                                                                                                                          |  |  |  |  |
|------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15   | RESERVED | 0,RO    | Reserved Write as 0, ignore on read.                                                                                                                                                                                                 |  |  |  |  |
| 14   | LP_EN    | 1,RW    | Link Pulse Enable 1 = Transmission of link pulses enabled 0 = Link pulses disabled, good link condition forced This bit is valid only in 10Mbps operation.                                                                           |  |  |  |  |
| 13   | HBE      | 1,RW    | Heartbeat Enable  1 = Heartbeat function enabled  0 = Heartbeat function disabled  When the PHY is configured for Full-Duplex operation, this bit will be ignored (the collision/heartbeat function is invalid in Full-Duplex mode). |  |  |  |  |
| 12   | SQUELCH  | 1,RW    | Squelch Enable 1 = Normal squelch 0 = Low squelch                                                                                                                                                                                    |  |  |  |  |
| 11   | JABEN    | 1,RW    | Jabber Enable Enables or disables the Jabber function when the PHY is in 10BASE-T Full-Duplex or 10BASE-T transceiver loopback mode.  1 = Jabber function enabled 0 = Jabber function disabled                                       |  |  |  |  |
| 10:1 | RESERVED | 0,RO    | Reserved Write as 0, ignore on read.                                                                                                                                                                                                 |  |  |  |  |
| 0    | POLR     | 0,RO    | Polarity Reversed When this bit is set to 1, it indicates that the 10Mbps cable polarity is reversed. This bit is set and cleared by 10BASE-T module automatically.                                                                  |  |  |  |  |



8.11 Power Down Control Register (PWDOR) – 13H

| Bit  | Bit Name | Default | Description                    |  |  |  |  |
|------|----------|---------|--------------------------------|--|--|--|--|
| 15:9 | RESERVED | 0,RO    | Reserved                       |  |  |  |  |
|      |          |         | Read as 0, ignore on write     |  |  |  |  |
| 8    | PD10DRV  | 0,RW    | Vendor power down control test |  |  |  |  |
| 7    | PD100DL  | 0,RW    | Vendor power down control test |  |  |  |  |
| 6    | PDCHIP   | 0,RW    | Vendor power down control test |  |  |  |  |
| 5    | PDCOM    | 0,RW    | Vendor power down control test |  |  |  |  |
| 4    | PDAEQ    | 0,RW    | Vendor power down control test |  |  |  |  |
| 3    | PDDRV    | 0,RW    | Vendor power down control test |  |  |  |  |
| 2    | PDEDI    | 0,RW    | Vendor power down control test |  |  |  |  |
| 1    | PDEDO    | 0,RW    | Vendor power down control test |  |  |  |  |
| 0    | PD10     | 0,RW    | Vendor power down control test |  |  |  |  |

Note: When selected, the power down value is control by register 14H bit0.

8.12 Specified Config Register - 14H

| Bit | Bit Name       | Default     | Description                                                     |  |  |  |  |  |
|-----|----------------|-------------|-----------------------------------------------------------------|--|--|--|--|--|
| 15  | TSTSE1         | 0,RW        | Vendor test select control                                      |  |  |  |  |  |
| 14  | TSTSE2         | 0,RW        | Vendor test select control                                      |  |  |  |  |  |
| 13  | FORCE_TXSD     | 0,RW        | Force Signal Detect                                             |  |  |  |  |  |
|     |                |             | 1 = Force SD signal OK in 100M                                  |  |  |  |  |  |
|     |                |             | 0 = Normal SD signal                                            |  |  |  |  |  |
| 12  | FORCE_FEF      | 0,RW        | Vendor test select control                                      |  |  |  |  |  |
| 11  | PREAMBLEX      | 1,RW        | Preamble Saving Control                                         |  |  |  |  |  |
|     |                |             | 1 = Transmit preamble bit count is normal in 10BASE-T mode      |  |  |  |  |  |
|     |                |             | 0 = When bit 10 is set, the 10BASE-T transmit preamble count is |  |  |  |  |  |
|     |                |             | reduced. When bit 11 of register 1DH is set, 12-bit preamble is |  |  |  |  |  |
|     |                |             | reduced; otherwise 22-bit preamble is reduced                   |  |  |  |  |  |
| 10  | TX10M_PWR      | 1,RW        | 10BASE-T Mode Transmit Power Saving Control                     |  |  |  |  |  |
|     |                |             | 1 = Enable transmit power saving in 10BASE-T mode               |  |  |  |  |  |
|     |                |             | 0 = Disable transmit power saving in 10BASE-T mode              |  |  |  |  |  |
| 9   | NWAY_PWR       | 0,RW        | Auto-Negotiation Power Saving Control                           |  |  |  |  |  |
|     |                |             | 1 = Disable power saving during Auto-Negotiation period         |  |  |  |  |  |
|     |                |             | 0 = Enable power saving during Auto-Negotiation period          |  |  |  |  |  |
| 8   | RESERVED       | 0,RW        | Reserved                                                        |  |  |  |  |  |
| 7   | MDIX_CNTL      | MDI/MDIX,RO | The Polarity of MDI/MDIX Value                                  |  |  |  |  |  |
|     |                |             | 1 = MDIX mode                                                   |  |  |  |  |  |
|     |                |             | 0 = MDI mode                                                    |  |  |  |  |  |
| 6   | AutoNeg_LPBK   | 0,RW        | Auto-Negotiation Loopback                                       |  |  |  |  |  |
|     |                |             | 1 = Test internal digital Auto-Negotiation Loopback             |  |  |  |  |  |
|     |                |             | 0 = Normal                                                      |  |  |  |  |  |
| 5   | MDIX_FIX Value | 0,RW        | MDIX_CNTL Force Value                                           |  |  |  |  |  |
|     |                |             | When Mdix_down = 1, MDIX_CNTL value depend on the register      |  |  |  |  |  |
|     |                |             | value.                                                          |  |  |  |  |  |



| 4 | MDIX_Down | 0,RW | HP Auto-MDIX Down Manual force MDI/MDIX.                                                           |
|---|-----------|------|----------------------------------------------------------------------------------------------------|
|   |           |      | 1 = Disable HP Auto-MDIX , MDIX_CNTL value depend on Bit5<br>0 = Enable HP Auto-MDIX               |
| 3 | MonSel1   | 0,RW | Vendor monitor select                                                                              |
| 2 | MonSel0   | 0,RW | Vendor monitor select                                                                              |
| 1 | RESERVED  | 0,RW | Reserved Force to 0, in application.                                                               |
| 0 | PD_Value  | 0,RW | Power Down Control Value Decision the value of each field register 19H.  1 = Power down 0 = Normal |

8.13 DSP Control Register (DSPCR) - 1BH

|       |          | 710: \ <del>20:</del> 0: 1 | 1311                                                          |
|-------|----------|----------------------------|---------------------------------------------------------------|
| Bit   | Bit Name | Default                    | Description                                                   |
| 15:12 | FIL_CTL  | 0,RW                       | FILTER Write Control                                          |
|       | _        |                            | The FILTER can be written only when these three bits equal to |
|       |          |                            | 1111.                                                         |
| 11:10 | RESERVED | 0,RW                       | Reserved                                                      |
| 9:8   | FILTER   | 0.RW                       | Equalizer Filter Control parameter                            |
| 7:0   | RESERVED | 0,RW                       | Reserved                                                      |

8.14 Regulator Control Register (RGCR) – 1CH

| Bit  | Bit Name | Default | Description                                                            |
|------|----------|---------|------------------------------------------------------------------------|
| 15:4 | RESERVED | 0,RW    | Reserved                                                               |
| 3:2  | REG_CTL  |         | 1.2V Regulator Control 00: 1.2V (default) 01: 1.15V 10: 1.1V 11: 1.05V |
| 1:0  | RESERVED | 0,RW    | Reserved                                                               |

8.15 Power Saving Control Register (PSCR) - 1DH

| Bit   | Bit Name  | Default | Description                                                       |
|-------|-----------|---------|-------------------------------------------------------------------|
| _     |           |         |                                                                   |
| 15:13 | RESERVED  | 0,RO    | Reserved                                                          |
| 12    | LPI       | 0,RO    | Low Power Idle Status                                             |
|       |           |         | 1 = In Low power idle mode                                        |
|       |           |         | 0 = In normal mode                                                |
| 11    | PREAMBLEX | 0,RW    | Preamble Saving Control                                           |
|       |           |         | When both bit 10and 11 of PHY register 14H are set, the           |
|       |           |         | 10BASE-T transmit preamble count is reduced.                      |
|       |           |         | 1 = 12-bit preamble is reduced                                    |
|       |           |         | 0 = 22-bit preamble is reduced                                    |
| 10    | AMPLITUDE | 0,RW    | Transmit Amplitude Control Disabled                               |
|       |           |         | 1 = Disable Transmit amplitude reduce function                    |
|       |           |         | 0 = When cable is unconnected with link partner, the TX amplitude |
|       |           |         | is reduced for power saving                                       |
| 9     | TX_PWR    | 0,RW    | Transmit Power Saving Control Disabled                            |
|       |           |         | 1 = Disable transmit driving power saving function                |
|       |           |         | 0 = When cable is unconnected with link partner, the driving      |
|       |           |         | current of transmit is reduced for power saving                   |
| 8:0   | RESERVED  | 0,RO    | Reserved                                                          |



#### 8.16 Page Number Register (PAGE) – 1FH

| Bit  | Bit Name | Default | Description |  |
|------|----------|---------|-------------|--|
| 15-0 | PAGE     | 0,RW    | Page Number |  |

#### PHY Page 1

#### 8.17 Transmit Output Trim Control Register (TOTCR) - Page 1. 17H

| Bit   | Bit Name | Default | Description                                                                                                                                   |
|-------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13 | RESERVED | 0,RO    | Reserved                                                                                                                                      |
| 12    | F_TRIM   | 0,RW    | Trim Value Force Enable                                                                                                                       |
|       |          |         | When this bit is "1", the internal 500hm trim value is forced by bit[5:0]; otherwise they are latched from internal 500hm calibration result. |
|       |          |         | This bit can load from EFuse address 18 (TRIM_RES) bit 6, if TRIM_RES[7:6]=01                                                                 |
| 11:6  | RESERVED | 0,RO    | Reserved                                                                                                                                      |
| 5:0   | TRIM     | 0,RW    | Trim Value                                                                                                                                    |
|       |          |         | These bits are to define internal 500hm trim value for transmit output amplitude.                                                             |
|       |          |         | These bits can load from EFuse address 18 (TRIM_RES) bits[5:0], if TRIM_RES[7:6]=01                                                           |



#### 9 DC Characteristics

9.1 Absolute Maximum Ratings (25°C) (DM9051Al support -40°C~+85°C)

| Symbol | Parameter                                | Min. | Max. | Unit                   | Conditions |
|--------|------------------------------------------|------|------|------------------------|------------|
| DVDD   | Supply Voltage                           | -0.3 | 3.6  | V                      | Power pin  |
| VIN    | DC Input Voltage (VIN)                   | -0.5 | 5.5  | V                      | IO pin     |
| Vout   | DC Output Voltage(VOUT)                  | -0.3 | 3.6  | V                      | IO pin     |
| Tstg   | Storage Temperature Range                | -65  | +150 | $^{\circ}\mathbb{C}$   |            |
| TA     | Ambient Temperature                      | 0    | +70  | $^{\circ}\mathbb{C}$   | DM9051A    |
| TA     | Ambient Temperature                      | -40  | +85  | $^{\circ}\!\mathbb{C}$ | DM9051AI   |
| LT     | Lead Temperature (TL,soldering,10 sec.). | _    | +260 | $^{\circ}\!\mathbb{C}$ |            |

9.1.1 Operating Conditions

| Symbol              | Parameter            | Min.  | Тур.  | Max.  | Unit | Conditions |
|---------------------|----------------------|-------|-------|-------|------|------------|
| DVDD                | Supply Voltage       | 3.135 | 3.300 | 3.465 | V    |            |
| PD                  | 100BASE-TX           |       | 60    |       | mA   | 3.3V       |
| (Power Dissipation) | 100BASE-TX (802.3az) |       | TBD   |       | mA   | 3.3V       |
| (Fower Dissipation) | 10BASE-T TX          |       | 31    | -     | mA   | 3.3V       |
|                     | Auto-Negotiation     |       | 30    | -     | mA   | 3.3V       |
|                     | Power Down Mode      | ļ     | 3.5   |       | mA   | 3.3V       |

#### 9.2 DC Electrical Characteristics

#### 9.2.1 DC Electrical Characteristics (VDDIO = 3.3V)

| Symbol  | Parameter                  | Min. | Тур. | Max. | Unit | Conditions           |
|---------|----------------------------|------|------|------|------|----------------------|
| Inputs  |                            |      |      |      |      |                      |
| VIL     | Input Low Voltage          | -    | -    | 0.8  | V    |                      |
| VIH     | Input High Voltage         | 2.0  | -    | -    | V    |                      |
| lıL     | Input Low Leakage Current  | -1   | -    | -    | uA   | Input Voltage = 0.0V |
| lін     | Input High Leakage Current | -    | -    | 1    | uA   | Input Voltage = 3.3V |
| Outputs |                            |      |      |      |      |                      |
| Vol     | Output Low Voltage         | -    | -    | 0.4  | V    | IOL = 4mA            |
| Voн     | Output High Voltage        | 2.4  | -    | -    | V    | Iон = -4mA           |



#### 10. AC Electrical Characteristics & Timing Waveforms

## 10.1 SPI Timing M0 Mode



| Symbol | Parameter                                 | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------------|------|------|------|------|
| T1     | SPI_CK Frequency                          | - \  | 40   | 50   | MHz  |
| T2     | SPI_CSN go low to SPI_CK go high          | 10   | -    | -    | ns   |
| T3     | SPI_CK go low to SPI_CSN go high          | 10   | -    | -    | ns   |
| T4     | SPI_MOSI setup time from SPI_CK go high   | 3    | -    | -    | ns   |
| T5     | SPI_MOSI hold time after SPI_CK go high   | 3    | -    | _    | ns   |
| T6     | SPI_MISO Output Delay after SPI_CK go low | 5    | 6    | 7    | ns   |

#### M3 Mode



| Symbol | Parameter                                 | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------------|------|------|------|------|
| T1     | SPI_CK Frequency                          | -    | 40   | 50   | MHz  |
| T2     | SPI_CSN go low to SPI_CK go low           | 0    | -    | ı    | ns   |
| Т3     | SPI_CK go high to SPI_CSN go high         | 0    | -    | -    | ns   |
| T4     | SPI_MOSI setup time from SPI_CK go high   | 3    | -    | -    | ns   |
| T5     | SPI_MOSI hold time after SPI_CK go high   | 3    | -    | ı    | ns   |
| T6     | SPI_MISO output delay after SPI_CK go low | 5    | 6    | 7    | ns   |



#### 10.2 TP Interface

| Symbol    | Parameter                                 | Min. | Тур. | Max. | Unit | Conditions   |  |
|-----------|-------------------------------------------|------|------|------|------|--------------|--|
| ttr/f     | 100TX+/- Differential Rise/Fall Time      | 3.0  | -    | 5.0  | ns   | -            |  |
| tтм       | 100TX+/- Differential Rise/Fall Time      | 0    | -    | 0.5  | ns   | -            |  |
|           | Mismatch                                  |      |      |      |      |              |  |
| tTDC      | 100TX+/- Differential Output Duty Cycle   | 0    | -    | 0.5  | ns   | -            |  |
|           | Distortion                                |      |      |      |      |              |  |
| Tt/T      | 100TX+/- Differential Output Peak-to-Peak | 0    | -    | 1.4  | ns   | -            |  |
|           | Jitter                                    |      |      |      |      |              |  |
| Xost      | 100TX+/- Differential Voltage Overshoot   | 0    | -    | 5    | %    | - )          |  |
| Receiver  |                                           |      |      |      |      |              |  |
| VICM      | RX+/RX- Common Mode Input Voltage         | -    | ?    | -    | V    | 100 Ω        |  |
|           |                                           |      |      |      |      | Termination  |  |
|           |                                           |      |      |      |      | Across       |  |
| Transmitt | Transmitter                               |      |      |      |      |              |  |
| VTD100    | 100TX+/- Differential Output Voltage      | 1.9  | 2.0  | 2.1  | V    | Peak to Peak |  |
| VTD10     | 10TX+/- Differential Output Voltage       | 4.4  | 5    | 5.6  | V    | Peak to Peak |  |

10.3 Oscillator/Crystal Timing

| Symbol | Parameter            | Min.    | Тур. | Max.    | Unit | Conditions |
|--------|----------------------|---------|------|---------|------|------------|
| Тскс   | OSC Clock Cycle      | 39.9988 | 40   | 40.0012 | ns   | 30ppm      |
| TPWH   | OSC Pulse Width High | 16      | 20   | 24      | ns   | -          |
| TPWL   | OSC Pulse Width Low  | 16      | 20   | 24      | ns   | -          |

#### 10.4 Power On Reset Timing



| Symbol | Parameter                      | Min. | Тур. | Max. | Unit | Conditions |
|--------|--------------------------------|------|------|------|------|------------|
| T1     | RSTB Low Period                | 1    | -    | -    | ms   | -          |
| T2     | Strap Pins hold time with RSTB | 40   | -    |      | ns   | -          |
| T3     | RSTB high to EECS high         | -    | 9.5  | -    | us   | -          |



10.5 LED (traffic ON/OFF timing) any LED as Traffic

| Symbol | Parameter            | Min. | Тур. | Max. | Unit |
|--------|----------------------|------|------|------|------|
| T1     | LED Traffic ON Time  | -    | 16   | -    | ms   |
| T2     | LED Traffic OFF Time | 64   | -    | -    | ms   |

